Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Prafulla Wadaskar | c0c7a11 | 2010-10-12 16:31:40 +0530 | [diff] [blame] | 2 | /* |
| 3 | * (C) Copyright 2010 |
| 4 | * Marvell Semiconductor <www.marvell.com> |
| 5 | * Written-by: Prafulla Wadaskar <prafulla@marvell.com> |
| 6 | * Contributor: Mahavir Jain <mjain@marvell.com> |
Prafulla Wadaskar | c0c7a11 | 2010-10-12 16:31:40 +0530 | [diff] [blame] | 7 | */ |
| 8 | |
| 9 | #ifndef _ASM_ARCH_ARMADA100_H |
| 10 | #define _ASM_ARCH_ARMADA100_H |
| 11 | |
Prafulla Wadaskar | c0c7a11 | 2010-10-12 16:31:40 +0530 | [diff] [blame] | 12 | #if defined (CONFIG_ARMADA100) |
Prafulla Wadaskar | c0c7a11 | 2010-10-12 16:31:40 +0530 | [diff] [blame] | 13 | |
| 14 | /* Common APB clock register bit definitions */ |
| 15 | #define APBC_APBCLK (1<<0) /* APB Bus Clock Enable */ |
| 16 | #define APBC_FNCLK (1<<1) /* Functional Clock Enable */ |
| 17 | #define APBC_RST (1<<2) /* Reset Generation */ |
| 18 | /* Functional Clock Selection Mask */ |
| 19 | #define APBC_FNCLKSEL(x) (((x) & 0xf) << 4) |
| 20 | |
Ajay Bhargav | 8ed2bcb | 2011-09-13 22:22:04 +0530 | [diff] [blame] | 21 | /* Fast Ethernet Controller Clock register definition */ |
| 22 | #define FE_CLK_RST 0x1 |
| 23 | #define FE_CLK_ENA 0x8 |
| 24 | |
Ajay Bhargav | fc960ab | 2011-10-03 14:00:57 +0530 | [diff] [blame] | 25 | /* SSP2 Clock Control */ |
| 26 | #define SSP2_APBCLK 0x01 |
| 27 | #define SSP2_FNCLK 0x02 |
| 28 | |
Ajay Bhargav | 253d375 | 2012-02-13 03:27:42 +0000 | [diff] [blame] | 29 | /* USB Clock/reset control bits */ |
| 30 | #define USB_SPH_AXICLK_EN 0x10 |
| 31 | #define USB_SPH_AXI_RST 0x02 |
| 32 | |
| 33 | /* MPMU Clocks */ |
| 34 | #define APB2_26M_EN (1 << 20) |
| 35 | #define AP_26M (1 << 4) |
| 36 | |
Prafulla Wadaskar | c0c7a11 | 2010-10-12 16:31:40 +0530 | [diff] [blame] | 37 | /* Register Base Addresses */ |
| 38 | #define ARMD1_DRAM_BASE 0xB0000000 |
Ajay Bhargav | e312a36 | 2011-09-13 22:21:58 +0530 | [diff] [blame] | 39 | #define ARMD1_FEC_BASE 0xC0800000 |
Prafulla Wadaskar | c0c7a11 | 2010-10-12 16:31:40 +0530 | [diff] [blame] | 40 | #define ARMD1_TIMER_BASE 0xD4014000 |
| 41 | #define ARMD1_APBC1_BASE 0xD4015000 |
| 42 | #define ARMD1_APBC2_BASE 0xD4015800 |
| 43 | #define ARMD1_UART1_BASE 0xD4017000 |
| 44 | #define ARMD1_UART2_BASE 0xD4018000 |
| 45 | #define ARMD1_GPIO_BASE 0xD4019000 |
| 46 | #define ARMD1_SSP1_BASE 0xD401B000 |
| 47 | #define ARMD1_SSP2_BASE 0xD401C000 |
| 48 | #define ARMD1_MFPR_BASE 0xD401E000 |
| 49 | #define ARMD1_SSP3_BASE 0xD401F000 |
| 50 | #define ARMD1_SSP4_BASE 0xD4020000 |
| 51 | #define ARMD1_SSP5_BASE 0xD4021000 |
| 52 | #define ARMD1_UART3_BASE 0xD4026000 |
| 53 | #define ARMD1_MPMU_BASE 0xD4050000 |
Ajay Bhargav | 13a9cf5 | 2012-02-13 03:27:43 +0000 | [diff] [blame] | 54 | #define ARMD1_USB_HOST_BASE 0xD4209000 |
Prafulla Wadaskar | c0c7a11 | 2010-10-12 16:31:40 +0530 | [diff] [blame] | 55 | #define ARMD1_APMU_BASE 0xD4282800 |
| 56 | #define ARMD1_CPU_BASE 0xD4282C00 |
| 57 | |
Prafulla Wadaskar | c0c7a11 | 2010-10-12 16:31:40 +0530 | [diff] [blame] | 58 | #endif /* CONFIG_ARMADA100 */ |
| 59 | #endif /* _ASM_ARCH_ARMADA100_H */ |