blob: 45cdf9da15e16deb17a1c2e780c8d6178e573804 [file] [log] [blame]
TsiChung Liewf6afe722007-06-18 13:50:13 -05001/*
2 * Configuation settings for the Freescale MCF5329 FireEngine board.
3 *
4 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChung Liewf6afe722007-06-18 13:50:13 -05008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
14#ifndef _M5329EVB_H
15#define _M5329EVB_H
16
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
TsiChung Liewf6afe722007-06-18 13:50:13 -050021
TsiChungLiewdb0022d2007-08-05 03:19:10 -050022#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020023#define CONFIG_SYS_UART_PORT (0)
TsiChung Liewf6afe722007-06-18 13:50:13 -050024
25#undef CONFIG_WATCHDOG
26#define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */
27
stany MARCEL5ac9ea62011-10-19 00:17:13 +080028#ifdef CONFIG_NANDFLASH_SIZE
TsiChungLiewaedd3d72007-08-15 15:39:17 -050029# define CONFIG_CMD_NAND
TsiChungLiewec8468f2007-08-05 04:31:18 -050030#endif
31
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020032#define CONFIG_SYS_UNIFY_CACHE
TsiChung Liewf6afe722007-06-18 13:50:13 -050033
34#define CONFIG_MCFFEC
35#ifdef CONFIG_MCFFEC
TsiChung Liewf6afe722007-06-18 13:50:13 -050036# define CONFIG_MII 1
TsiChung Liewb3162452008-03-30 01:22:13 -050037# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020038# define CONFIG_SYS_DISCOVER_PHY
39# define CONFIG_SYS_RX_ETH_BUFFER 8
40# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChung Liewf6afe722007-06-18 13:50:13 -050041
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020042# define CONFIG_SYS_FEC0_PINMUX 0
43# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
Wolfgang Denka1be4762008-05-20 16:00:29 +020044# define MCFFEC_TOUT_LOOP 50000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020045/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
46# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChung Liewf6afe722007-06-18 13:50:13 -050047# define FECDUPLEX FULL
48# define FECSPEED _100BASET
49# else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020050# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
51# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChung Liewf6afe722007-06-18 13:50:13 -050052# endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020053# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChung Liewf6afe722007-06-18 13:50:13 -050054#endif
55
TsiChung Liewf6afe722007-06-18 13:50:13 -050056#define CONFIG_MCFRTC
TsiChungLiew2e0aeef2007-07-05 22:39:07 -050057#undef RTC_DEBUG
TsiChung Liewf6afe722007-06-18 13:50:13 -050058
59/* Timer */
60#define CONFIG_MCFTMR
TsiChung Liewf6afe722007-06-18 13:50:13 -050061#undef CONFIG_MCFPIT
TsiChung Liewf6afe722007-06-18 13:50:13 -050062
TsiChungLiew876343b2007-08-05 04:11:20 -050063/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +020064#define CONFIG_SYS_I2C
65#define CONFIG_SYS_I2C_FSL
66#define CONFIG_SYS_FSL_I2C_SPEED 80000
67#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
68#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020069#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChungLiew876343b2007-08-05 04:11:20 -050070
TsiChungLiewaedd3d72007-08-15 15:39:17 -050071#define CONFIG_UDP_CHECKSUM
72
TsiChung Liewf6afe722007-06-18 13:50:13 -050073#ifdef CONFIG_MCFFEC
TsiChungLiew876343b2007-08-05 04:11:20 -050074# define CONFIG_IPADDR 192.162.1.2
75# define CONFIG_NETMASK 255.255.255.0
76# define CONFIG_SERVERIP 192.162.1.1
TsiChung Liewf6afe722007-06-18 13:50:13 -050077# define CONFIG_GATEWAYIP 192.162.1.1
TsiChung Liewf6afe722007-06-18 13:50:13 -050078#endif /* FEC_ENET */
79
80#define CONFIG_HOSTNAME M5329EVB
81#define CONFIG_EXTRA_ENV_SETTINGS \
82 "netdev=eth0\0" \
83 "loadaddr=40010000\0" \
84 "u-boot=u-boot.bin\0" \
85 "load=tftp ${loadaddr) ${u-boot}\0" \
86 "upd=run load; run prog\0" \
Jason Jinded4eb42011-08-19 10:10:40 +080087 "prog=prot off 0 3ffff;" \
88 "era 0 3ffff;" \
TsiChung Liewf6afe722007-06-18 13:50:13 -050089 "cp.b ${loadaddr} 0 ${filesize};" \
90 "save\0" \
91 ""
92
TsiChungLiew876343b2007-08-05 04:11:20 -050093#define CONFIG_PRAM 512 /* 512 KB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020094#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChung Liewf6afe722007-06-18 13:50:13 -050095
TsiChungLiewaedd3d72007-08-15 15:39:17 -050096#ifdef CONFIG_CMD_KGDB
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020097# define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChung Liewf6afe722007-06-18 13:50:13 -050098#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099# define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChung Liewf6afe722007-06-18 13:50:13 -0500100#endif
101
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
103#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
104#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
105#define CONFIG_SYS_LOAD_ADDR 0x40010000
TsiChung Liewf6afe722007-06-18 13:50:13 -0500106
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200107#define CONFIG_SYS_CLK 80000000
108#define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 3
TsiChung Liewf6afe722007-06-18 13:50:13 -0500109
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110#define CONFIG_SYS_MBAR 0xFC000000
TsiChung Liewf6afe722007-06-18 13:50:13 -0500111
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112#define CONFIG_SYS_LATCH_ADDR (CONFIG_SYS_CS1_BASE + 0x80000)
TsiChungLiewec8468f2007-08-05 04:31:18 -0500113
TsiChung Liewf6afe722007-06-18 13:50:13 -0500114/*
115 * Low Level Configuration Settings
116 * (address mappings, register initial values, etc.)
117 * You should know what you are doing if you make changes here.
118 */
119/*-----------------------------------------------------------------------
120 * Definitions for initial stack pointer and data area (in DPRAM)
121 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200122#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200123#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200124#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk0191e472010-10-26 14:34:52 +0200125#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200126#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChung Liewf6afe722007-06-18 13:50:13 -0500127
128/*-----------------------------------------------------------------------
129 * Start addresses for the final memory configuration
130 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200131 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChung Liewf6afe722007-06-18 13:50:13 -0500132 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200133#define CONFIG_SYS_SDRAM_BASE 0x40000000
134#define CONFIG_SYS_SDRAM_SIZE 32 /* SDRAM size in MB */
135#define CONFIG_SYS_SDRAM_CFG1 0x53722730
136#define CONFIG_SYS_SDRAM_CFG2 0x56670000
137#define CONFIG_SYS_SDRAM_CTRL 0xE1092000
138#define CONFIG_SYS_SDRAM_EMOD 0x40010000
139#define CONFIG_SYS_SDRAM_MODE 0x018D0000
TsiChung Liewf6afe722007-06-18 13:50:13 -0500140
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200141#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
142#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChung Liewf6afe722007-06-18 13:50:13 -0500143
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200144#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
145#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
TsiChung Liewf6afe722007-06-18 13:50:13 -0500146
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200147#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
148#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
TsiChung Liewf6afe722007-06-18 13:50:13 -0500149
150/*
151 * For booting Linux, the board info and command line data
152 * have to be in the first 8 MB of memory, since this is
153 * the maximum mapped by the Linux kernel during initialization ??
154 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200155#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew25a00632009-01-27 12:57:47 +0000156#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChung Liewf6afe722007-06-18 13:50:13 -0500157
158/*-----------------------------------------------------------------------
159 * FLASH organization
160 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200161#define CONFIG_SYS_FLASH_CFI
162#ifdef CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200163# define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200164# define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
165# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
166# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
167# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
168# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
TsiChung Liewf6afe722007-06-18 13:50:13 -0500169#endif
170
stany MARCEL5ac9ea62011-10-19 00:17:13 +0800171#ifdef CONFIG_NANDFLASH_SIZE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200172# define CONFIG_SYS_MAX_NAND_DEVICE 1
173# define CONFIG_SYS_NAND_BASE CONFIG_SYS_CS2_BASE
174# define CONFIG_SYS_NAND_SIZE 1
175# define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
TsiChungLiewaedd3d72007-08-15 15:39:17 -0500176# define NAND_ALLOW_ERASE_ALL 1
177# define CONFIG_JFFS2_NAND 1
178# define CONFIG_JFFS2_DEV "nand0"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200179# define CONFIG_JFFS2_PART_SIZE (CONFIG_SYS_CS2_MASK & ~1)
TsiChungLiewaedd3d72007-08-15 15:39:17 -0500180# define CONFIG_JFFS2_PART_OFFSET 0x00000000
TsiChungLiewec8468f2007-08-05 04:31:18 -0500181#endif
182
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200183#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
TsiChung Liewf6afe722007-06-18 13:50:13 -0500184
185/* Configuration for environment
186 * Environment is embedded in u-boot in the second sector of the flash
187 */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200188#define CONFIG_ENV_OFFSET 0x4000
189#define CONFIG_ENV_SECT_SIZE 0x2000
TsiChung Liewf6afe722007-06-18 13:50:13 -0500190
angelo@sysam.it6312a952015-03-29 22:54:16 +0200191#define LDS_BOARD_TEXT \
192 . = DEFINED(env_offset) ? env_offset : .; \
193 common/env_embedded.o (.text*);
194
TsiChung Liewf6afe722007-06-18 13:50:13 -0500195/*-----------------------------------------------------------------------
196 * Cache Configuration
197 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChung Liewf6afe722007-06-18 13:50:13 -0500199
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600200#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200201 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600202#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200203 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600204#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINVA)
205#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
206 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
207 CF_ACR_EN | CF_ACR_SM_ALL)
208#define CONFIG_SYS_CACHE_ICACR (CF_CACR_EC | CF_CACR_CINVA | \
209 CF_CACR_DCM_P)
210
TsiChung Liewf6afe722007-06-18 13:50:13 -0500211/*-----------------------------------------------------------------------
212 * Chipselect bank definitions
213 */
214/*
215 * CS0 - NOR Flash 1, 2, 4, or 8MB
216 * CS1 - CompactFlash and registers
217 * CS2 - NAND Flash 16, 32, or 64MB
218 * CS3 - Available
219 * CS4 - Available
220 * CS5 - Available
221 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200222#define CONFIG_SYS_CS0_BASE 0
223#define CONFIG_SYS_CS0_MASK 0x007f0001
224#define CONFIG_SYS_CS0_CTRL 0x00001fa0
TsiChung Liewf6afe722007-06-18 13:50:13 -0500225
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200226#define CONFIG_SYS_CS1_BASE 0x10000000
227#define CONFIG_SYS_CS1_MASK 0x001f0001
228#define CONFIG_SYS_CS1_CTRL 0x002A3780
TsiChung Liewf6afe722007-06-18 13:50:13 -0500229
stany MARCEL5ac9ea62011-10-19 00:17:13 +0800230#ifdef CONFIG_NANDFLASH_SIZE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200231#define CONFIG_SYS_CS2_BASE 0x20000000
stany MARCEL5ac9ea62011-10-19 00:17:13 +0800232#define CONFIG_SYS_CS2_MASK ((CONFIG_NANDFLASH_SIZE << 20) | 1)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200233#define CONFIG_SYS_CS2_CTRL 0x00001f60
TsiChung Liewf6afe722007-06-18 13:50:13 -0500234#endif
235
TsiChung Liewf6afe722007-06-18 13:50:13 -0500236#endif /* _M5329EVB_H */