Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Magnus Lilja | 6eeb6f7 | 2009-07-01 01:07:55 +0200 | [diff] [blame] | 2 | /* |
| 3 | * (C) Copyright 2008 Magnus Lilja <lilja.magnus@gmail.com> |
| 4 | * |
| 5 | * (C) Copyright 2004 |
| 6 | * Texas Instruments. |
| 7 | * Richard Woodruff <r-woodruff2@ti.com> |
| 8 | * Kshitij Gupta <kshitij@ti.com> |
| 9 | * |
| 10 | * Configuration settings for the Freescale i.MX31 PDK board. |
Magnus Lilja | 6eeb6f7 | 2009-07-01 01:07:55 +0200 | [diff] [blame] | 11 | */ |
| 12 | |
| 13 | #ifndef __CONFIG_H |
| 14 | #define __CONFIG_H |
| 15 | |
Stefano Babic | 78129d9 | 2011-03-14 15:43:56 +0100 | [diff] [blame] | 16 | #include <asm/arch/imx-regs.h> |
Magnus Lilja | 9828d35 | 2010-01-17 17:46:11 +0100 | [diff] [blame] | 17 | |
Magnus Lilja | 6eeb6f7 | 2009-07-01 01:07:55 +0200 | [diff] [blame] | 18 | /* High Level Configuration Options */ |
Fabio Estevam | 7fa7df3 | 2011-04-26 11:04:37 +0000 | [diff] [blame] | 19 | #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */ |
| 20 | #define CONFIG_SETUP_MEMORY_TAGS |
| 21 | #define CONFIG_INITRD_TAG |
Magnus Lilja | 6eeb6f7 | 2009-07-01 01:07:55 +0200 | [diff] [blame] | 22 | |
Fabio Estevam | 01bc4b4 | 2011-09-22 08:07:14 +0000 | [diff] [blame] | 23 | #define CONFIG_MACH_TYPE MACH_TYPE_MX31_3DS |
| 24 | |
Benoît Thébaudeau | efb7c00 | 2013-04-11 09:35:51 +0000 | [diff] [blame] | 25 | #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" |
Benoît Thébaudeau | efb7c00 | 2013-04-11 09:35:51 +0000 | [diff] [blame] | 26 | #define CONFIG_SPL_MAX_SIZE 2048 |
Benoît Thébaudeau | efb7c00 | 2013-04-11 09:35:51 +0000 | [diff] [blame] | 27 | |
Benoît Thébaudeau | efb7c00 | 2013-04-11 09:35:51 +0000 | [diff] [blame] | 28 | #ifndef CONFIG_SPL_BUILD |
Magnus Lilja | 6eeb6f7 | 2009-07-01 01:07:55 +0200 | [diff] [blame] | 29 | #define CONFIG_SKIP_LOWLEVEL_INIT |
Magnus Lilja | 24f8b41 | 2009-07-04 10:31:24 +0200 | [diff] [blame] | 30 | #endif |
Magnus Lilja | 6eeb6f7 | 2009-07-01 01:07:55 +0200 | [diff] [blame] | 31 | |
| 32 | /* |
| 33 | * Size of malloc() pool |
| 34 | */ |
Magnus Lilja | 9828d35 | 2010-01-17 17:46:11 +0100 | [diff] [blame] | 35 | #define CONFIG_SYS_MALLOC_LEN (2*CONFIG_ENV_SIZE + 2 * 128 * 1024) |
Magnus Lilja | 6eeb6f7 | 2009-07-01 01:07:55 +0200 | [diff] [blame] | 36 | |
| 37 | /* |
| 38 | * Hardware drivers |
| 39 | */ |
| 40 | |
Fabio Estevam | 7fa7df3 | 2011-04-26 11:04:37 +0000 | [diff] [blame] | 41 | #define CONFIG_MXC_UART |
Stefano Babic | 1ca47d9 | 2011-11-22 15:22:39 +0100 | [diff] [blame] | 42 | #define CONFIG_MXC_UART_BASE UART1_BASE |
Magnus Lilja | 6eeb6f7 | 2009-07-01 01:07:55 +0200 | [diff] [blame] | 43 | |
Stefano Babic | 3d4088e | 2011-10-08 11:04:22 +0200 | [diff] [blame] | 44 | /* PMIC Controller */ |
Łukasz Majewski | 1b6d9ed | 2012-11-13 03:22:14 +0000 | [diff] [blame] | 45 | #define CONFIG_POWER |
| 46 | #define CONFIG_POWER_SPI |
| 47 | #define CONFIG_POWER_FSL |
Stefano Babic | e043203 | 2010-04-16 17:11:19 +0200 | [diff] [blame] | 48 | #define CONFIG_FSL_PMIC_BUS 1 |
| 49 | #define CONFIG_FSL_PMIC_CS 2 |
| 50 | #define CONFIG_FSL_PMIC_CLK 1000000 |
Stefano Babic | 4c59699 | 2010-08-23 20:41:19 +0200 | [diff] [blame] | 51 | #define CONFIG_FSL_PMIC_MODE (SPI_MODE_0 | SPI_CS_HIGH) |
Stefano Babic | 3d4088e | 2011-10-08 11:04:22 +0200 | [diff] [blame] | 52 | #define CONFIG_FSL_PMIC_BITLEN 32 |
Fabio Estevam | 3f8d178 | 2011-10-24 06:44:15 +0000 | [diff] [blame] | 53 | #define CONFIG_RTC_MC13XXX |
Magnus Lilja | 6eeb6f7 | 2009-07-01 01:07:55 +0200 | [diff] [blame] | 54 | |
Magnus Lilja | 6eeb6f7 | 2009-07-01 01:07:55 +0200 | [diff] [blame] | 55 | /* allow to overwrite serial and ethaddr */ |
| 56 | #define CONFIG_ENV_OVERWRITE |
Magnus Lilja | 6eeb6f7 | 2009-07-01 01:07:55 +0200 | [diff] [blame] | 57 | |
Magnus Lilja | 6eeb6f7 | 2009-07-01 01:07:55 +0200 | [diff] [blame] | 58 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 59 | "bootargs_base=setenv bootargs console=ttymxc0,115200\0" \ |
| 60 | "bootargs_nfs=setenv bootargs $(bootargs) root=/dev/nfs " \ |
| 61 | "ip=dhcp nfsroot=$(serverip):$(nfsrootfs),v3,tcp\0" \ |
| 62 | "bootcmd=run bootcmd_net\0" \ |
| 63 | "bootcmd_net=run bootargs_base bootargs_mtd bootargs_nfs; " \ |
Magnus Lilja | 9828d35 | 2010-01-17 17:46:11 +0100 | [diff] [blame] | 64 | "tftpboot 0x81000000 uImage-mx31; bootm\0" \ |
Benoît Thébaudeau | efb7c00 | 2013-04-11 09:35:51 +0000 | [diff] [blame] | 65 | "prg_uboot=tftpboot 0x81000000 u-boot-with-spl.bin; " \ |
Magnus Lilja | 9828d35 | 2010-01-17 17:46:11 +0100 | [diff] [blame] | 66 | "nand erase 0x0 0x40000; " \ |
| 67 | "nand write 0x81000000 0x0 0x40000\0" |
Magnus Lilja | 6eeb6f7 | 2009-07-01 01:07:55 +0200 | [diff] [blame] | 68 | |
Magnus Lilja | 6eeb6f7 | 2009-07-01 01:07:55 +0200 | [diff] [blame] | 69 | /* |
| 70 | * Miscellaneous configurable options |
| 71 | */ |
Magnus Lilja | 6eeb6f7 | 2009-07-01 01:07:55 +0200 | [diff] [blame] | 72 | |
| 73 | /* memtest works on */ |
Magnus Lilja | 6eeb6f7 | 2009-07-01 01:07:55 +0200 | [diff] [blame] | 74 | |
| 75 | /* default load address */ |
| 76 | #define CONFIG_SYS_LOAD_ADDR 0x81000000 |
| 77 | |
Magnus Lilja | 6eeb6f7 | 2009-07-01 01:07:55 +0200 | [diff] [blame] | 78 | /*----------------------------------------------------------------------- |
Magnus Lilja | 6eeb6f7 | 2009-07-01 01:07:55 +0200 | [diff] [blame] | 79 | * Physical Memory Map |
| 80 | */ |
Magnus Lilja | 6eeb6f7 | 2009-07-01 01:07:55 +0200 | [diff] [blame] | 81 | #define PHYS_SDRAM_1 CSD0_BASE |
| 82 | #define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024) |
| 83 | |
Fabio Estevam | 66a8b4d | 2011-02-09 01:17:55 +0000 | [diff] [blame] | 84 | #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 |
| 85 | #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR |
| 86 | #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE |
Fabio Estevam | e072a8a | 2011-07-04 09:29:46 +0000 | [diff] [blame] | 87 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ |
| 88 | GENERATED_GBL_DATA_SIZE) |
| 89 | #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \ |
Benoît Thébaudeau | efb7c00 | 2013-04-11 09:35:51 +0000 | [diff] [blame] | 90 | CONFIG_SYS_INIT_RAM_SIZE) |
Fabio Estevam | 66a8b4d | 2011-02-09 01:17:55 +0000 | [diff] [blame] | 91 | |
Masahiro Yamada | 8cea9b5 | 2017-02-11 22:43:54 +0900 | [diff] [blame] | 92 | /* |
| 93 | * environment organization |
Magnus Lilja | 6eeb6f7 | 2009-07-01 01:07:55 +0200 | [diff] [blame] | 94 | */ |
Magnus Lilja | 6eeb6f7 | 2009-07-01 01:07:55 +0200 | [diff] [blame] | 95 | |
Magnus Lilja | 9828d35 | 2010-01-17 17:46:11 +0100 | [diff] [blame] | 96 | /* |
| 97 | * NAND driver |
| 98 | */ |
Magnus Lilja | 9828d35 | 2010-01-17 17:46:11 +0100 | [diff] [blame] | 99 | #define CONFIG_MXC_NAND_REGS_BASE NFC_BASE_ADDR |
| 100 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 |
| 101 | #define CONFIG_SYS_NAND_BASE NFC_BASE_ADDR |
| 102 | #define CONFIG_MXC_NAND_HWECC |
| 103 | #define CONFIG_SYS_NAND_LARGEPAGE |
Magnus Lilja | 6eeb6f7 | 2009-07-01 01:07:55 +0200 | [diff] [blame] | 104 | |
Magnus Lilja | 24f8b41 | 2009-07-04 10:31:24 +0200 | [diff] [blame] | 105 | /* NAND configuration for the NAND_SPL */ |
| 106 | |
Bin Meng | 7557405 | 2016-02-05 19:30:11 -0800 | [diff] [blame] | 107 | /* Start copying real U-Boot from the second page */ |
Benoît Thébaudeau | efb7c00 | 2013-04-11 09:35:51 +0000 | [diff] [blame] | 108 | #define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO |
| 109 | #define CONFIG_SYS_NAND_U_BOOT_SIZE 0x3f800 |
Magnus Lilja | 24f8b41 | 2009-07-04 10:31:24 +0200 | [diff] [blame] | 110 | /* Load U-Boot to this address */ |
Benoît Thébaudeau | efb7c00 | 2013-04-11 09:35:51 +0000 | [diff] [blame] | 111 | #define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE |
Magnus Lilja | 24f8b41 | 2009-07-04 10:31:24 +0200 | [diff] [blame] | 112 | #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST |
| 113 | |
| 114 | #define CONFIG_SYS_NAND_PAGE_SIZE 0x800 |
| 115 | #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) |
| 116 | #define CONFIG_SYS_NAND_PAGE_COUNT 64 |
| 117 | #define CONFIG_SYS_NAND_SIZE (256 * 1024 * 1024) |
| 118 | #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0 |
| 119 | |
Magnus Lilja | 24f8b41 | 2009-07-04 10:31:24 +0200 | [diff] [blame] | 120 | /* Configuration of lowlevel_init.S (clocks and SDRAM) */ |
| 121 | #define CCM_CCMR_SETUP 0x074B0BF5 |
Benoît Thébaudeau | a83d2a9 | 2012-08-14 08:43:07 +0000 | [diff] [blame] | 122 | #define CCM_PDR0_SETUP_532MHZ (PDR0_CSI_PODF(0x3f) | PDR0_CSI_PRDF(7) | \ |
| 123 | PDR0_PER_PODF(7) | PDR0_HSP_PODF(3) | \ |
| 124 | PDR0_NFC_PODF(5) | PDR0_IPG_PODF(1) | \ |
| 125 | PDR0_MAX_PODF(3) | PDR0_MCU_PODF(0)) |
| 126 | #define CCM_MPCTL_SETUP_532MHZ (PLL_PD(0) | PLL_MFD(51) | PLL_MFI(10) | \ |
Magnus Lilja | 24f8b41 | 2009-07-04 10:31:24 +0200 | [diff] [blame] | 127 | PLL_MFN(12)) |
| 128 | |
| 129 | #define ESDMISC_MDDR_SETUP 0x00000004 |
| 130 | #define ESDMISC_MDDR_RESET_DL 0x0000000c |
| 131 | #define ESDCFG0_MDDR_SETUP 0x006ac73a |
| 132 | |
| 133 | #define ESDCTL_ROW_COL (ESDCTL_SDE | ESDCTL_ROW(2) | ESDCTL_COL(2)) |
| 134 | #define ESDCTL_SETTINGS (ESDCTL_ROW_COL | ESDCTL_SREFR(3) | \ |
| 135 | ESDCTL_DSIZ(2) | ESDCTL_BL(1)) |
| 136 | #define ESDCTL_PRECHARGE (ESDCTL_ROW_COL | ESDCTL_CMD_PRECHARGE) |
| 137 | #define ESDCTL_AUTOREFRESH (ESDCTL_ROW_COL | ESDCTL_CMD_AUTOREFRESH) |
| 138 | #define ESDCTL_LOADMODEREG (ESDCTL_ROW_COL | ESDCTL_CMD_LOADMODEREG) |
| 139 | #define ESDCTL_RW ESDCTL_SETTINGS |
| 140 | |
Magnus Lilja | 6eeb6f7 | 2009-07-01 01:07:55 +0200 | [diff] [blame] | 141 | #endif /* __CONFIG_H */ |