blob: aed72ff8a638e24546999bb3751f408fa2f146d6 [file] [log] [blame]
York Sun667ab1a2012-10-11 07:13:37 +00001/*
2 * Copyright 2011-2012 Freescale Semiconductor, Inc.
3 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
York Sun667ab1a2012-10-11 07:13:37 +00005 */
6
7/*
8 * Corenet DS style board configuration file
9 */
York Sun9b85a482013-06-27 10:48:29 -070010#ifndef __T4QDS_H
11#define __T4QDS_H
Liu Gang50082f02013-05-07 16:30:50 +080012
York Sun667ab1a2012-10-11 07:13:37 +000013/* High Level Configuration Options */
York Sun667ab1a2012-10-11 07:13:37 +000014#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
York Sun667ab1a2012-10-11 07:13:37 +000015#define CONFIG_MP /* support multiple processors */
16
York Sun667ab1a2012-10-11 07:13:37 +000017#ifndef CONFIG_RESET_VECTOR_ADDRESS
18#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
19#endif
20
21#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080022#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Robert P. J. Daya8099812016-05-03 19:52:49 -040023#define CONFIG_PCIE1 /* PCIE controller 1 */
24#define CONFIG_PCIE2 /* PCIE controller 2 */
25#define CONFIG_PCIE3 /* PCIE controller 3 */
York Sun667ab1a2012-10-11 07:13:37 +000026#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
27#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
28
29#define CONFIG_SYS_SRIO
30#define CONFIG_SRIO1 /* SRIO port 1 */
31#define CONFIG_SRIO2 /* SRIO port 2 */
32
York Sun667ab1a2012-10-11 07:13:37 +000033#define CONFIG_ENV_OVERWRITE
34
York Sun667ab1a2012-10-11 07:13:37 +000035/*
36 * These can be toggled for performance analysis, otherwise use default.
37 */
38#define CONFIG_SYS_CACHE_STASHING
39#define CONFIG_BTB /* toggle branch predition */
York Sun667ab1a2012-10-11 07:13:37 +000040#ifdef CONFIG_DDR_ECC
41#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
42#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
43#endif
44
45#define CONFIG_ENABLE_36BIT_PHYS
46
York Sun667ab1a2012-10-11 07:13:37 +000047#define CONFIG_ADDR_MAP
48#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
York Sun667ab1a2012-10-11 07:13:37 +000049
York Sun667ab1a2012-10-11 07:13:37 +000050#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
51#define CONFIG_SYS_MEMTEST_END 0x00400000
York Sun667ab1a2012-10-11 07:13:37 +000052
53/*
54 * Config the L3 Cache as L3 SRAM
55 */
Shaohui Xie9ff72dc2014-04-22 15:10:44 +080056#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
57#define CONFIG_SYS_L3_SIZE (512 << 10)
58#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
59#ifdef CONFIG_RAMBOOT_PBL
60#define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
61#endif
62#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
63#define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
64#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
65#define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10)
York Sun667ab1a2012-10-11 07:13:37 +000066
York Sun667ab1a2012-10-11 07:13:37 +000067#define CONFIG_SYS_DCSRBAR 0xf0000000
68#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
York Sun667ab1a2012-10-11 07:13:37 +000069
York Sun667ab1a2012-10-11 07:13:37 +000070/*
71 * DDR Setup
72 */
73#define CONFIG_VERY_BIG_RAM
74#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
75#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
76
York Sun667ab1a2012-10-11 07:13:37 +000077#define CONFIG_DIMM_SLOTS_PER_CTLR 2
78#define CONFIG_CHIP_SELECTS_PER_CTRL 4
79#define CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
80
81#define CONFIG_DDR_SPD
York Sun667ab1a2012-10-11 07:13:37 +000082
York Sun667ab1a2012-10-11 07:13:37 +000083/*
84 * IFC Definitions
85 */
86#define CONFIG_SYS_FLASH_BASE 0xe0000000
York Sun667ab1a2012-10-11 07:13:37 +000087#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
York Sun667ab1a2012-10-11 07:13:37 +000088
Shaohui Xie9ff72dc2014-04-22 15:10:44 +080089#ifdef CONFIG_SPL_BUILD
90#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
91#else
92#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
93#endif
York Sun667ab1a2012-10-11 07:13:37 +000094
York Sun667ab1a2012-10-11 07:13:37 +000095#define CONFIG_MISC_INIT_R
96
97#define CONFIG_HWCONFIG
98
99/* define to use L1 as initial stack */
100#define CONFIG_L1_INIT_RAM
101#define CONFIG_SYS_INIT_RAM_LOCK
102#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
York Sun667ab1a2012-10-11 07:13:37 +0000103#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunee7b4832015-08-17 13:31:51 -0700104#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
York Sun667ab1a2012-10-11 07:13:37 +0000105/* The assembler doesn't like typecast */
106#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
107 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
108 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
York Sun667ab1a2012-10-11 07:13:37 +0000109#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
110
111#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
112 GENERATED_GBL_DATA_SIZE)
113#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
114
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530115#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
York Sun667ab1a2012-10-11 07:13:37 +0000116#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
117
118/* Serial Port - controlled on board with jumper J8
119 * open - index 2
120 * shorted - index 1
121 */
York Sun667ab1a2012-10-11 07:13:37 +0000122#define CONFIG_SYS_NS16550_SERIAL
123#define CONFIG_SYS_NS16550_REG_SIZE 1
124#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
125
126#define CONFIG_SYS_BAUDRATE_TABLE \
127 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
128
129#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
130#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
131#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
132#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
133
York Sun667ab1a2012-10-11 07:13:37 +0000134/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200135#define CONFIG_SYS_I2C
136#define CONFIG_SYS_I2C_FSL
Heiko Schocherf2850742012-10-24 13:48:22 +0200137#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
138#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
Heiko Schocherf2850742012-10-24 13:48:22 +0200139#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
140#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
141
York Sun667ab1a2012-10-11 07:13:37 +0000142/*
143 * RapidIO
144 */
145#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
York Sun667ab1a2012-10-11 07:13:37 +0000146#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
York Sun667ab1a2012-10-11 07:13:37 +0000147#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
148
149#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
York Sun667ab1a2012-10-11 07:13:37 +0000150#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
York Sun667ab1a2012-10-11 07:13:37 +0000151#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
152
153/*
York Sun667ab1a2012-10-11 07:13:37 +0000154 * General PCI
155 * Memory space is mapped 1-1, but I/O space must start from 0.
156 */
157
158/* controller 1, direct to uli, tgtid 3, Base address 20000 */
159#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
York Sun667ab1a2012-10-11 07:13:37 +0000160#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
161#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
York Sun667ab1a2012-10-11 07:13:37 +0000162#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
163#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
164#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
York Sun667ab1a2012-10-11 07:13:37 +0000165#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
York Sun667ab1a2012-10-11 07:13:37 +0000166#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
167
168/* controller 2, Slot 2, tgtid 2, Base address 201000 */
169#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
York Sun667ab1a2012-10-11 07:13:37 +0000170#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
171#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
York Sun667ab1a2012-10-11 07:13:37 +0000172#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
173#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
174#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
York Sun667ab1a2012-10-11 07:13:37 +0000175#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
York Sun667ab1a2012-10-11 07:13:37 +0000176#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
177
178/* controller 3, Slot 1, tgtid 1, Base address 202000 */
179#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
York Sun667ab1a2012-10-11 07:13:37 +0000180#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
181#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
York Sun667ab1a2012-10-11 07:13:37 +0000182#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
183#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
184#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
York Sun667ab1a2012-10-11 07:13:37 +0000185#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
York Sun667ab1a2012-10-11 07:13:37 +0000186#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
187
188/* controller 4, Base address 203000 */
189#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
190#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
191#define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
192#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
193#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
194#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
195
York Sun667ab1a2012-10-11 07:13:37 +0000196#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000197#define CONFIG_PCI_INDIRECT_BRIDGE
York Sun667ab1a2012-10-11 07:13:37 +0000198
199#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
York Sun667ab1a2012-10-11 07:13:37 +0000200#endif /* CONFIG_PCI */
201
202/* SATA */
203#ifdef CONFIG_FSL_SATA_V2
York Sun667ab1a2012-10-11 07:13:37 +0000204#define CONFIG_SYS_SATA_MAX_DEVICE 2
205#define CONFIG_SATA1
206#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
207#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
208#define CONFIG_SATA2
209#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
210#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
211
212#define CONFIG_LBA48
York Sun667ab1a2012-10-11 07:13:37 +0000213#endif
214
215#ifdef CONFIG_FMAN_ENET
216#define CONFIG_MII /* MII PHY management */
217#define CONFIG_ETHPRIME "FM1@DTSEC1"
York Sun667ab1a2012-10-11 07:13:37 +0000218#endif
219
220/*
221 * Environment
222 */
223#define CONFIG_LOADS_ECHO /* echo on for serial download */
224#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
225
226/*
227 * Command line configuration.
228 */
York Sun667ab1a2012-10-11 07:13:37 +0000229
York Sun667ab1a2012-10-11 07:13:37 +0000230/*
York Sun667ab1a2012-10-11 07:13:37 +0000231 * Miscellaneous configurable options
232 */
York Sun667ab1a2012-10-11 07:13:37 +0000233#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
York Sun667ab1a2012-10-11 07:13:37 +0000234
235/*
236 * For booting Linux, the board info and command line data
237 * have to be in the first 64 MB of memory, since this is
238 * the maximum mapped by the Linux kernel during initialization.
239 */
240#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
241#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
242
243#ifdef CONFIG_CMD_KGDB
244#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
York Sun667ab1a2012-10-11 07:13:37 +0000245#endif
246
247/*
248 * Environment Configuration
249 */
250#define CONFIG_ROOTPATH "/opt/nfsroot"
251#define CONFIG_BOOTFILE "uImage"
252#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
253
254/* default location for tftp and bootm */
255#define CONFIG_LOADADDR 1000000
256
York Sun667ab1a2012-10-11 07:13:37 +0000257#define CONFIG_HVBOOT \
258 "setenv bootargs config-addr=0x60000000; " \
259 "bootm 0x01000000 - 0x00f00000"
260
York Sun667ab1a2012-10-11 07:13:37 +0000261#endif /* __CONFIG_H */