blob: 01ecccb8c9429d601783fe0890b87db0b255f308 [file] [log] [blame]
Tom Rix799a05b2009-09-27 11:10:09 -05001/*
2 * (C) Copyright 2007-2008
Stelian Pop5ee0c7f2011-11-01 00:00:39 +01003 * Stelian Pop <stelian@popies.net>
Tom Rix799a05b2009-09-27 11:10:09 -05004 * Lead Tech Design <www.leadtechdesign.com>
5 * Ilko Iliev <www.ronetix.at>
6 *
Eric Benard5affc632011-06-06 22:48:28 +00007 * (C) Copyright 2009-2011
Tom Rix799a05b2009-09-27 11:10:09 -05008 * Eric Benard <eric@eukrea.com>
9 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020010 * SPDX-License-Identifier: GPL-2.0+
Tom Rix799a05b2009-09-27 11:10:09 -050011 */
12
13#include <common.h>
Eric Benard5affc632011-06-06 22:48:28 +000014#include <asm/io.h>
Andreas Bießmanna4c24d32013-11-29 12:13:45 +010015#include <asm/gpio.h>
Tom Rix799a05b2009-09-27 11:10:09 -050016#include <asm/arch/at91sam9260.h>
Tom Rix799a05b2009-09-27 11:10:09 -050017#include <asm/arch/at91sam9_smc.h>
18#include <asm/arch/at91_common.h>
Eric Benard5affc632011-06-06 22:48:28 +000019#include <asm/arch/at91_matrix.h>
Tom Rix799a05b2009-09-27 11:10:09 -050020#include <asm/arch/at91_pmc.h>
Eric Benard083d32f2011-04-03 06:35:54 +000021#include <asm/arch/at91_pio.h>
22#include <asm/arch/clk.h>
Tom Rix799a05b2009-09-27 11:10:09 -050023#include <asm/arch/hardware.h>
24#if defined(CONFIG_RESET_PHY_R) && defined(CONFIG_MACB)
25#include <net.h>
26#endif
27#include <netdev.h>
28
29DECLARE_GLOBAL_DATA_PTR;
30
31/* ------------------------------------------------------------------------- */
32/*
33 * Miscelaneous platform dependent initialisations
34 */
35
36#ifdef CONFIG_CMD_NAND
37static void cpu9260_nand_hw_init(void)
38{
39 unsigned long csa;
Eric Benard5affc632011-06-06 22:48:28 +000040 at91_smc_t *smc = (at91_smc_t *) ATMEL_BASE_SMC;
41 at91_matrix_t *matrix = (at91_matrix_t *) ATMEL_BASE_MATRIX;
42 at91_pmc_t *pmc = (at91_pmc_t *) ATMEL_BASE_PMC;
Tom Rix799a05b2009-09-27 11:10:09 -050043
44 /* Enable CS3 */
Eric Benard083d32f2011-04-03 06:35:54 +000045 csa = readl(&matrix->csa) | AT91_MATRIX_CSA_EBI_CS3A;
46 writel(csa, &matrix->csa);
Tom Rix799a05b2009-09-27 11:10:09 -050047
48 /* Configure SMC CS3 for NAND/SmartMedia */
49#if defined(CONFIG_CPU9G20)
Eric Benard083d32f2011-04-03 06:35:54 +000050 writel(AT91_SMC_SETUP_NWE(2) | AT91_SMC_SETUP_NCS_WR(0) |
51 AT91_SMC_SETUP_NRD(2) | AT91_SMC_SETUP_NCS_RD(0),
52 &smc->cs[3].setup);
53 writel(AT91_SMC_PULSE_NWE(4) | AT91_SMC_PULSE_NCS_WR(4) |
54 AT91_SMC_PULSE_NRD(4) | AT91_SMC_PULSE_NCS_RD(4),
55 &smc->cs[3].pulse);
56 writel(AT91_SMC_CYCLE_NWE(7) | AT91_SMC_CYCLE_NRD(7),
57 &smc->cs[3].cycle);
58 writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
59 AT91_SMC_MODE_EXNW_DISABLE |
60 AT91_SMC_MODE_DBW_8 |
61 AT91_SMC_MODE_TDF_CYCLE(3),
62 &smc->cs[3].mode);
Tom Rix799a05b2009-09-27 11:10:09 -050063#elif defined(CONFIG_CPU9260)
Eric Benard083d32f2011-04-03 06:35:54 +000064 writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(0) |
65 AT91_SMC_SETUP_NRD(1) | AT91_SMC_SETUP_NCS_RD(0),
66 &smc->cs[3].setup);
67 writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(3) |
68 AT91_SMC_PULSE_NRD(3) | AT91_SMC_PULSE_NCS_RD(3),
69 &smc->cs[3].pulse);
70 writel(AT91_SMC_CYCLE_NWE(5) | AT91_SMC_CYCLE_NRD(5),
71 &smc->cs[3].cycle);
72 writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
73 AT91_SMC_MODE_EXNW_DISABLE |
74 AT91_SMC_MODE_DBW_8 |
75 AT91_SMC_MODE_TDF_CYCLE(2),
76 &smc->cs[3].mode);
Tom Rix799a05b2009-09-27 11:10:09 -050077#endif
78
Eric Benard5affc632011-06-06 22:48:28 +000079 writel(1 << ATMEL_ID_PIOC, &pmc->pcer);
Tom Rix799a05b2009-09-27 11:10:09 -050080
81 /* Configure RDY/BSY */
Andreas Bießmanna4c24d32013-11-29 12:13:45 +010082 gpio_direction_input(CONFIG_SYS_NAND_READY_PIN);
Tom Rix799a05b2009-09-27 11:10:09 -050083
84 /* Enable NandFlash */
Andreas Bießmanna4c24d32013-11-29 12:13:45 +010085 gpio_direction_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
Tom Rix799a05b2009-09-27 11:10:09 -050086}
87#endif
88
89#ifdef CONFIG_MACB
90static void cpu9260_macb_hw_init(void)
91{
Eric Benard5affc632011-06-06 22:48:28 +000092 at91_pmc_t *pmc = (at91_pmc_t *) ATMEL_BASE_PMC;
Tom Rix799a05b2009-09-27 11:10:09 -050093
94 /* Enable clock */
Eric Benard5affc632011-06-06 22:48:28 +000095 writel(1 << ATMEL_ID_EMAC0, &pmc->pcer);
Tom Rix799a05b2009-09-27 11:10:09 -050096
Eric Benard083d32f2011-04-03 06:35:54 +000097 at91_set_pio_pullup(AT91_PIO_PORTA, 17, 1);
Tom Rix799a05b2009-09-27 11:10:09 -050098
Heiko Schocher8a84ae12013-11-18 08:07:23 +010099 at91_phy_reset();
Tom Rix799a05b2009-09-27 11:10:09 -0500100
101 at91_macb_hw_init();
102}
103#endif
104
Eric Benard083d32f2011-04-03 06:35:54 +0000105int board_early_init_f(void)
Tom Rix799a05b2009-09-27 11:10:09 -0500106{
Eric Benard5affc632011-06-06 22:48:28 +0000107 at91_pmc_t *pmc = (at91_pmc_t *) ATMEL_BASE_PMC;
Eric Benard083d32f2011-04-03 06:35:54 +0000108
Eric Benard5affc632011-06-06 22:48:28 +0000109 writel((1 << ATMEL_ID_PIOA) |
110 (1 << ATMEL_ID_PIOB) |
111 (1 << ATMEL_ID_PIOC),
Eric Benard083d32f2011-04-03 06:35:54 +0000112 &pmc->pcer);
113
Eric Benard5affc632011-06-06 22:48:28 +0000114 at91_seriald_hw_init();
Tom Rix799a05b2009-09-27 11:10:09 -0500115
Eric Benard083d32f2011-04-03 06:35:54 +0000116 return 0;
117}
118
119
120int board_init(void)
121{
Tom Rix799a05b2009-09-27 11:10:09 -0500122 /* arch number of the board */
123#if defined(CONFIG_CPU9G20)
Eric Benardaad21362009-10-12 10:08:20 +0200124 gd->bd->bi_arch_number = MACH_TYPE_CPUAT9G20;
Tom Rix799a05b2009-09-27 11:10:09 -0500125#elif defined(CONFIG_CPU9260)
126 gd->bd->bi_arch_number = MACH_TYPE_CPUAT9260;
127#endif
128
129 /* adress of boot parameters */
Eric Benard083d32f2011-04-03 06:35:54 +0000130 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
Tom Rix799a05b2009-09-27 11:10:09 -0500131
Tom Rix799a05b2009-09-27 11:10:09 -0500132#ifdef CONFIG_CMD_NAND
133 cpu9260_nand_hw_init();
134#endif
135#ifdef CONFIG_MACB
136 cpu9260_macb_hw_init();
137#endif
138#if defined(CONFIG_STATUS_LED) && defined(STATUS_LED_BOOT)
139 status_led_set(STATUS_LED_BOOT, STATUS_LED_ON);
140#endif
141 return 0;
142}
143
144int dram_init(void)
145{
Albert ARIBAUDa9606732011-07-03 05:55:33 +0000146 gd->ram_size = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE,
Eric Benard083d32f2011-04-03 06:35:54 +0000147 CONFIG_SYS_SDRAM_SIZE);
Tom Rix799a05b2009-09-27 11:10:09 -0500148 return 0;
149}
150
Tom Rix799a05b2009-09-27 11:10:09 -0500151int board_eth_init(bd_t *bis)
152{
153 int rc = 0;
154#ifdef CONFIG_MACB
Eric Benard5affc632011-06-06 22:48:28 +0000155 rc = macb_eth_initialize(0, (void *)ATMEL_BASE_EMAC0, 0);
Tom Rix799a05b2009-09-27 11:10:09 -0500156#endif
157 return rc;
158}