blob: 8b01c704fdb8d6f6c21a217ea9ce48ed5c68f53b [file] [log] [blame]
Stefan Roesefdf21b12007-03-21 13:39:57 +01001/*
2 * (C) Copyright 2007
3 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/************************************************************************
25 * acadia.h - configuration for AMCC Acadia (405EZ)
26 ***********************************************************************/
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*-----------------------------------------------------------------------
32 * High Level Configuration Options
33 *----------------------------------------------------------------------*/
Stefan Roesef6c7b762007-03-24 15:45:34 +010034#define CONFIG_ACADIA 1 /* Board is Acadia */
35#define CONFIG_4xx 1 /* ... PPC4xx family */
36#define CONFIG_405EZ 1 /* Specifc 405EZ support*/
Stefan Roesed4c0b702008-06-06 15:55:03 +020037
38/*
39 * Include common defines/options for all AMCC eval boards
40 */
41#define CONFIG_HOSTNAME acadia
42#include "amcc-common.h"
43
Stefan Roesed2f223e2007-05-24 08:22:09 +020044/* Detect Acadia PLL input clock automatically via CPLD bit */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020045#define CONFIG_SYS_CLK_FREQ ((in8(CONFIG_SYS_CPLD_BASE + 0) == 0x0c) ? \
Stefan Roesed2f223e2007-05-24 08:22:09 +020046 66666666 : 33333000)
Stefan Roesefdf21b12007-03-21 13:39:57 +010047
Stefan Roesef6c7b762007-03-24 15:45:34 +010048#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
49#define CONFIG_MISC_INIT_F 1 /* Call misc_init_f */
Stefan Roesefdf21b12007-03-21 13:39:57 +010050
51#define CONFIG_NO_SERIAL_EEPROM
52/*#undef CONFIG_NO_SERIAL_EEPROM*/
53
54#ifdef CONFIG_NO_SERIAL_EEPROM
Stefan Roesefdf21b12007-03-21 13:39:57 +010055/*----------------------------------------------------------------------------
56 * PLL settings for 266MHz CPU, 133MHz PLB/SDRAM, 66MHz EBC, 33MHz PCI,
57 * assuming a 66MHz input clock to the 405EZ.
58 *---------------------------------------------------------------------------*/
59/* #define PLLMR0_100_100_12 */
60#define PLLMR0_200_133_66
61/* #define PLLMR0_266_160_80 */
62/* #define PLLMR0_333_166_83 */
63#endif
64
65/*-----------------------------------------------------------------------
66 * Base addresses -- Note these are effective addresses where the
67 * actual resources get mapped (not physical addresses)
68 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020069#define CONFIG_SYS_FLASH_BASE 0xfe000000
70#define CONFIG_SYS_CPLD_BASE 0x80000000
71#define CONFIG_SYS_NAND_ADDR 0xd0000000
72#define CONFIG_SYS_USB_HOST 0xef603000 /* USB OHCI 1.1 controller */
Stefan Roesefdf21b12007-03-21 13:39:57 +010073
Stefan Roesef6c7b762007-03-24 15:45:34 +010074/*-----------------------------------------------------------------------
75 * Initial RAM & stack pointer
76 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020077#define CONFIG_SYS_TEMP_STACK_OCM 1 /* OCM as init ram */
Stefan Roesef6c7b762007-03-24 15:45:34 +010078
79/* On Chip Memory location */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020080#define CONFIG_SYS_OCM_DATA_ADDR 0xf8000000
81#define CONFIG_SYS_OCM_DATA_SIZE 0x4000 /* 16K of onchip SRAM */
82#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SRAM */
83#define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_OCM_DATA_SIZE /* End of used area in RAM */
Stefan Roesef6c7b762007-03-24 15:45:34 +010084
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020085#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size for initial data */
86#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
87#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Stefan Roesef6c7b762007-03-24 15:45:34 +010088
89/*-----------------------------------------------------------------------
90 * Serial Port
91 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020092#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */
93#define CONFIG_SYS_BASE_BAUD 691200
Stefan Roesef6c7b762007-03-24 15:45:34 +010094
95/*-----------------------------------------------------------------------
96 * Environment
97 *----------------------------------------------------------------------*/
Stefan Roesefdf21b12007-03-21 13:39:57 +010098#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +020099#define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
Stefan Roesefdf21b12007-03-21 13:39:57 +0100100#else
Jean-Christophe PLAGNIOL-VILLARDdda84dd2008-09-10 22:47:58 +0200101#define CONFIG_ENV_IS_IN_NAND 1 /* use NAND for environment vars */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200102#define CONFIG_ENV_IS_EMBEDDED 1 /* use embedded environment */
Stefan Roesefdf21b12007-03-21 13:39:57 +0100103#endif
104
Stefan Roesef6c7b762007-03-24 15:45:34 +0100105/*-----------------------------------------------------------------------
106 * FLASH related
107 *----------------------------------------------------------------------*/
Stefan Roese23d8d342007-06-06 11:42:13 +0200108#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200109#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200110#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
Stefan Roesef6c7b762007-03-24 15:45:34 +0100111
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
113#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
114#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
Stefan Roesef6c7b762007-03-24 15:45:34 +0100115
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200116#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
117#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
Stefan Roesef6c7b762007-03-24 15:45:34 +0100118
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
120#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
Stefan Roesef6c7b762007-03-24 15:45:34 +0100121
Stefan Roese23d8d342007-06-06 11:42:13 +0200122#else
Stefan Roese412a71a2010-09-16 14:01:53 +0200123/*
124 * No NOR-flash on Acadia when NAND-booting. We need to undef the
125 * NOR device-tree fixup code as well, since flash_info is not defined
126 * in this case.
127 */
128#define CONFIG_SYS_NO_FLASH 1
129#undef CONFIG_FDT_FIXUP_NOR_FLASH_SIZE
Stefan Roese23d8d342007-06-06 11:42:13 +0200130#endif
131
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200132#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200133#define CONFIG_ENV_SECT_SIZE 0x40000 /* size of one complete sector */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200135#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
Stefan Roesef6c7b762007-03-24 15:45:34 +0100136
137/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200138#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
139#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Stefan Roesef6c7b762007-03-24 15:45:34 +0100140#endif
141
Stefan Roese23d8d342007-06-06 11:42:13 +0200142/*
143 * IPL (Initial Program Loader, integrated inside CPU)
144 * Will load first 4k from NAND (SPL) into cache and execute it from there.
145 *
146 * SPL (Secondary Program Loader)
147 * Will load special U-Boot version (NUB) from NAND and execute it. This SPL
148 * has to fit into 4kByte. It sets up the CPU and configures the SDRAM
149 * controller and the NAND controller so that the special U-Boot image can be
150 * loaded from NAND to SDRAM.
151 *
152 * NUB (NAND U-Boot)
153 * This NAND U-Boot (NUB) is a special U-Boot version which can be started
154 * from RAM. Therefore it mustn't (re-)configure the SDRAM controller.
155 *
156 * On 440EPx the SPL is copied to SDRAM before the NAND controller is
157 * set up. While still running from cache, I experienced problems accessing
158 * the NAND controller. sr - 2006-08-25
159 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200160#define CONFIG_SYS_NAND_BOOT_SPL_SRC 0xfffff000 /* SPL location */
161#define CONFIG_SYS_NAND_BOOT_SPL_SIZE (4 << 10) /* SPL size */
162#define CONFIG_SYS_NAND_BOOT_SPL_DST (CONFIG_SYS_OCM_DATA_ADDR + (16 << 10)) /* Copy SPL here*/
163#define CONFIG_SYS_NAND_U_BOOT_DST 0x01000000 /* Load NUB to this addr */
164#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST /* Start NUB from this addr */
165#define CONFIG_SYS_NAND_BOOT_SPL_DELTA (CONFIG_SYS_NAND_BOOT_SPL_SRC - CONFIG_SYS_NAND_BOOT_SPL_DST)
Stefan Roese23d8d342007-06-06 11:42:13 +0200166
167/*
168 * Define the partitioning of the NAND chip (only RAM U-Boot is needed here)
169 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200170#define CONFIG_SYS_NAND_U_BOOT_OFFS (16 << 10) /* Offset to RAM U-Boot image */
171#define CONFIG_SYS_NAND_U_BOOT_SIZE (384 << 10) /* Size of RAM U-Boot image */
Stefan Roese23d8d342007-06-06 11:42:13 +0200172
173/*
174 * Now the NAND chip has to be defined (no autodetection used!)
175 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200176#define CONFIG_SYS_NAND_PAGE_SIZE 512 /* NAND chip page size */
177#define CONFIG_SYS_NAND_BLOCK_SIZE (16 << 10) /* NAND chip block size */
178#define CONFIG_SYS_NAND_PAGE_COUNT 32 /* NAND chip page count */
179#define CONFIG_SYS_NAND_BAD_BLOCK_POS 5 /* Location of bad block marker */
180#undef CONFIG_SYS_NAND_4_ADDR_CYCLE /* No fourth addr used (<=32MB) */
Stefan Roese23d8d342007-06-06 11:42:13 +0200181
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200182#define CONFIG_SYS_NAND_ECCSIZE 256
183#define CONFIG_SYS_NAND_ECCBYTES 3
184#define CONFIG_SYS_NAND_ECCSTEPS (CONFIG_SYS_NAND_PAGE_SIZE / CONFIG_SYS_NAND_ECCSIZE)
185#define CONFIG_SYS_NAND_OOBSIZE 16
186#define CONFIG_SYS_NAND_ECCTOTAL (CONFIG_SYS_NAND_ECCBYTES * CONFIG_SYS_NAND_ECCSTEPS)
187#define CONFIG_SYS_NAND_ECCPOS {0, 1, 2, 3, 6, 7}
Stefan Roese23d8d342007-06-06 11:42:13 +0200188
Jean-Christophe PLAGNIOL-VILLARDdda84dd2008-09-10 22:47:58 +0200189#ifdef CONFIG_ENV_IS_IN_NAND
Stefan Roese23d8d342007-06-06 11:42:13 +0200190/*
191 * For NAND booting the environment is embedded in the U-Boot image. Please take
192 * look at the file board/amcc/sequoia/u-boot-nand.lds for details.
193 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200194#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
195#define CONFIG_ENV_OFFSET (CONFIG_SYS_NAND_U_BOOT_OFFS + CONFIG_ENV_SIZE)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200196#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
Stefan Roese23d8d342007-06-06 11:42:13 +0200197#endif
198
Stefan Roesef6c7b762007-03-24 15:45:34 +0100199/*-----------------------------------------------------------------------
200 * RAM (CRAM)
201 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202#define CONFIG_SYS_MBYTES_RAM 64 /* 64MB */
Stefan Roesef6c7b762007-03-24 15:45:34 +0100203
204/*-----------------------------------------------------------------------
205 * I2C
206 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200207#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
Stefan Roesef6c7b762007-03-24 15:45:34 +0100208
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200209#define CONFIG_SYS_I2C_MULTI_EEPROMS
210#define CONFIG_SYS_I2C_EEPROM_ADDR (0xa8>>1)
211#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
212#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
213#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
Stefan Roesef6c7b762007-03-24 15:45:34 +0100214
215/* I2C SYSMON (LM75, AD7414 is almost compatible) */
216#define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
217#define CONFIG_DTT_AD7414 1 /* use AD7414 */
218#define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200219#define CONFIG_SYS_DTT_MAX_TEMP 70
220#define CONFIG_SYS_DTT_LOW_TEMP -30
221#define CONFIG_SYS_DTT_HYSTERESIS 3
Stefan Roesef6c7b762007-03-24 15:45:34 +0100222
Stefan Roesef6c7b762007-03-24 15:45:34 +0100223/*-----------------------------------------------------------------------
224 * Ethernet
225 *----------------------------------------------------------------------*/
Stefan Roesef6c7b762007-03-24 15:45:34 +0100226#define CONFIG_PHY_ADDR 0 /* PHY address */
Stefan Roese7efa49e2008-05-08 10:48:58 +0200227#define CONFIG_HAS_ETH0 1
Stefan Roesef6c7b762007-03-24 15:45:34 +0100228
Stefan Roesed4c0b702008-06-06 15:55:03 +0200229/*
230 * Default environment variables
231 */
Stefan Roesefdf21b12007-03-21 13:39:57 +0100232#define CONFIG_EXTRA_ENV_SETTINGS \
Stefan Roesed4c0b702008-06-06 15:55:03 +0200233 CONFIG_AMCC_DEF_ENV \
Stefan Roesed72f3ac2009-09-11 17:09:45 +0200234 CONFIG_AMCC_DEF_ENV_POWERPC \
235 CONFIG_AMCC_DEF_ENV_PPC_OLD \
Stefan Roesed4c0b702008-06-06 15:55:03 +0200236 CONFIG_AMCC_DEF_ENV_NOR_UPD \
237 CONFIG_AMCC_DEF_ENV_NAND_UPD \
Stefan Roesefdf21b12007-03-21 13:39:57 +0100238 "kernel_addr=fff10000\0" \
239 "ramdisk_addr=fff20000\0" \
Stefan Roesefdf21b12007-03-21 13:39:57 +0100240 "kozio=bootm ffc60000\0" \
241 ""
Stefan Roesefdf21b12007-03-21 13:39:57 +0100242
Stefan Roesefdf21b12007-03-21 13:39:57 +0100243#define CONFIG_USB_OHCI
244#define CONFIG_USB_STORAGE
245
Stefan Roesefdf21b12007-03-21 13:39:57 +0100246/* Partitions */
247#define CONFIG_MAC_PARTITION
248#define CONFIG_DOS_PARTITION
249#define CONFIG_ISO_PARTITION
250
251#define CONFIG_SUPPORT_VFAT
252
Jon Loeligerc5707f52007-07-04 22:31:42 -0500253/*
Stefan Roesed4c0b702008-06-06 15:55:03 +0200254 * Commands additional to the ones defined in amcc-common.h
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500255 */
Jon Loeligerc5707f52007-07-04 22:31:42 -0500256#define CONFIG_CMD_DTT
Jon Loeligerc5707f52007-07-04 22:31:42 -0500257#define CONFIG_CMD_NAND
Jon Loeligerc5707f52007-07-04 22:31:42 -0500258#define CONFIG_CMD_USB
259
260/*
261 * No NOR on Acadia when NAND-booting
262 */
263#if defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)
264#undef CONFIG_CMD_FLASH
265#undef CONFIG_CMD_IMLS
266#endif
267
Stefan Roesefdf21b12007-03-21 13:39:57 +0100268/*-----------------------------------------------------------------------
269 * NAND FLASH
270 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200271#define CONFIG_SYS_MAX_NAND_DEVICE 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200272#define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_ADDR + CONFIG_SYS_NAND_CS)
273#define CONFIG_SYS_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
Stefan Roesefdf21b12007-03-21 13:39:57 +0100274
275/*-----------------------------------------------------------------------
Stefan Roesefdf21b12007-03-21 13:39:57 +0100276 * External Bus Controller (EBC) Setup
Stefan Roesef6c7b762007-03-24 15:45:34 +0100277 *----------------------------------------------------------------------*/
Stefan Roese23d8d342007-06-06 11:42:13 +0200278#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200279#define CONFIG_SYS_NAND_CS 3
Stefan Roesef6c7b762007-03-24 15:45:34 +0100280/* Memory Bank 0 (Flash) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200281#define CONFIG_SYS_EBC_PB0AP 0x03337200
282#define CONFIG_SYS_EBC_PB0CR 0xfe0bc000
Stefan Roesefdf21b12007-03-21 13:39:57 +0100283
Stefan Roese23d8d342007-06-06 11:42:13 +0200284/* Memory Bank 3 (NAND-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200285#define CONFIG_SYS_EBC_PB3AP 0x018003c0
286#define CONFIG_SYS_EBC_PB3CR (CONFIG_SYS_NAND_ADDR | 0x1c000)
Stefan Roese23d8d342007-06-06 11:42:13 +0200287
Stefan Roesef6c7b762007-03-24 15:45:34 +0100288/* Just initial configuration for CRAM. Will be changed in memory.c to sync mode*/
289/* Memory Bank 1 (CRAM) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200290#define CONFIG_SYS_EBC_PB1AP 0x030400c0
291#define CONFIG_SYS_EBC_PB1CR 0x000bc000
Stefan Roesefdf21b12007-03-21 13:39:57 +0100292
Stefan Roesef6c7b762007-03-24 15:45:34 +0100293/* Memory Bank 2 (CRAM) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200294#define CONFIG_SYS_EBC_PB2AP 0x030400c0
295#define CONFIG_SYS_EBC_PB2CR 0x020bc000
Stefan Roese23d8d342007-06-06 11:42:13 +0200296#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200297#define CONFIG_SYS_NAND_CS 0 /* NAND chip connected to CSx */
Stefan Roese23d8d342007-06-06 11:42:13 +0200298/* Memory Bank 0 (NAND-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200299#define CONFIG_SYS_EBC_PB0AP 0x018003c0
300#define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_NAND_ADDR | 0x1c000)
Stefan Roesefdf21b12007-03-21 13:39:57 +0100301
Stefan Roese23d8d342007-06-06 11:42:13 +0200302/*
303 * When NAND-booting the CRAM EBC setup must be done in sync mode, since the
304 * NAND-SPL already initialized the CRAM and EBC to sync mode.
305 */
306/* Memory Bank 1 (CRAM) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200307#define CONFIG_SYS_EBC_PB1AP 0x9C0201C0
308#define CONFIG_SYS_EBC_PB1CR 0x000bc000
Stefan Roese23d8d342007-06-06 11:42:13 +0200309
310/* Memory Bank 2 (CRAM) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200311#define CONFIG_SYS_EBC_PB2AP 0x9C0201C0
312#define CONFIG_SYS_EBC_PB2CR 0x020bc000
Stefan Roese23d8d342007-06-06 11:42:13 +0200313#endif
Stefan Roesefdf21b12007-03-21 13:39:57 +0100314
Stefan Roesef6c7b762007-03-24 15:45:34 +0100315/* Memory Bank 4 (CPLD) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200316#define CONFIG_SYS_EBC_PB4AP 0x04006000
317#define CONFIG_SYS_EBC_PB4CR (CONFIG_SYS_CPLD_BASE | 0x18000)
Stefan Roesefdf21b12007-03-21 13:39:57 +0100318
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200319#define CONFIG_SYS_EBC_CFG 0xf8400000
Stefan Roesefdf21b12007-03-21 13:39:57 +0100320
321/*-----------------------------------------------------------------------
Stefan Roesef6c7b762007-03-24 15:45:34 +0100322 * GPIO Setup
323 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200324#define CONFIG_SYS_GPIO_CRAM_CLK 8
325#define CONFIG_SYS_GPIO_CRAM_WAIT 9 /* GPIO-In */
326#define CONFIG_SYS_GPIO_CRAM_ADV 10
327#define CONFIG_SYS_GPIO_CRAM_CRE (32 + 21) /* GPIO-Out */
Stefan Roesef6c7b762007-03-24 15:45:34 +0100328
329/*-----------------------------------------------------------------------
Stefan Roesefdf21b12007-03-21 13:39:57 +0100330 * Definitions for GPIO_0 setup (PPC405EZ specific)
331 *
Stefan Roesed2f223e2007-05-24 08:22:09 +0200332 * GPIO0[0-2] - External Bus Controller CS_4 - CS_6 Outputs
333 * GPIO0[3] - NAND FLASH Controller CE3 (NFCE3) Output
Stefan Roesefdf21b12007-03-21 13:39:57 +0100334 * GPIO0[4] - External Bus Controller Hold Input
335 * GPIO0[5] - External Bus Controller Priority Input
336 * GPIO0[6] - External Bus Controller HLDA Output
337 * GPIO0[7] - External Bus Controller Bus Request Output
338 * GPIO0[8] - CRAM Clk Output
339 * GPIO0[9] - External Bus Controller Ready Input
340 * GPIO0[10] - CRAM Adv Output
341 * GPIO0[11-24] - NAND Flash Control Data -> Bypasses GPIO when enabled
342 * GPIO0[25] - External DMA Request Input
343 * GPIO0[26] - External DMA EOT I/O
344 * GPIO0[25] - External DMA Ack_n Output
345 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
346 * GPIO0[28-30] - Trace Outputs / PWM Inputs
347 * GPIO0[31] - PWM_8 I/O
348 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200349#define CONFIG_SYS_GPIO0_TCR 0xC0A00000
350#define CONFIG_SYS_GPIO0_OSRL 0x50004400
351#define CONFIG_SYS_GPIO0_OSRH 0x02000055
352#define CONFIG_SYS_GPIO0_ISR1L 0x00001000
353#define CONFIG_SYS_GPIO0_ISR1H 0x00000055
354#define CONFIG_SYS_GPIO0_TSRL 0x02000000
355#define CONFIG_SYS_GPIO0_TSRH 0x00000055
Stefan Roesefdf21b12007-03-21 13:39:57 +0100356
357/*-----------------------------------------------------------------------
358 * Definitions for GPIO_1 setup (PPC405EZ specific)
359 *
360 * GPIO1[0-6] - PWM_9 to PWM_15 I/O
361 * GPIO1[7] - PWM_DIV_CLK (Out) / IRQ4 Input
362 * GPIO1[8] - TS5 Output / DAC_IP_TRIG Input
363 * GPIO1[9] - TS6 Output / ADC_IP_TRIG Input
364 * GPIO1[10-12] - UART0 Control Inputs
365 * GPIO1[13] - UART0_DTR_N Output/IEEE_1588_TS Output/TMRCLK Input
366 * GPIO1[14] - UART0_RTS_N Output/SPI_SS_2_N Output
367 * GPIO1[15] - SPI_SS_3_N Output/UART0_RI_N Input
368 * GPIO1[16] - SPI_SS_1_N Output
369 * GPIO1[17-20] - Trace Output/External Interrupts IRQ0 - IRQ3 inputs
370 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200371#define CONFIG_SYS_GPIO1_TCR 0xFFFF8414
372#define CONFIG_SYS_GPIO1_OSRL 0x40000110
373#define CONFIG_SYS_GPIO1_OSRH 0x55455555
374#define CONFIG_SYS_GPIO1_ISR1L 0x15555445
375#define CONFIG_SYS_GPIO1_ISR1H 0x00000000
376#define CONFIG_SYS_GPIO1_TSRL 0x00000000
377#define CONFIG_SYS_GPIO1_TSRH 0x00000000
Stefan Roesefdf21b12007-03-21 13:39:57 +0100378
Stefan Roesefdf21b12007-03-21 13:39:57 +0100379#endif /* __CONFIG_H */