blob: 46d9f74785c7ff4d3720c46e38ef0cf779843860 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Marek Vasut3ef6d082017-10-08 20:41:18 +02002/*
3 * board/renesas/draak/draak.c
4 * This file is Draak board support.
5 *
6 * Copyright (C) 2017 Marek Vasut <marek.vasut+renesas@gmail.com>
Marek Vasut3ef6d082017-10-08 20:41:18 +02007 */
8
9#include <common.h>
10#include <malloc.h>
11#include <netdev.h>
12#include <dm.h>
13#include <dm/platform_data/serial_sh.h>
14#include <asm/processor.h>
15#include <asm/mach-types.h>
16#include <asm/io.h>
17#include <linux/errno.h>
18#include <asm/arch/sys_proto.h>
19#include <asm/gpio.h>
20#include <asm/arch/gpio.h>
21#include <asm/arch/rmobile.h>
22#include <asm/arch/rcar-mstp.h>
23#include <asm/arch/sh_sdhi.h>
24#include <i2c.h>
25#include <mmc.h>
26
27DECLARE_GLOBAL_DATA_PTR;
28
Marek Vasut3ef6d082017-10-08 20:41:18 +020029void s_init(void)
30{
Marek Vasut3ef6d082017-10-08 20:41:18 +020031}
32
33#define GSX_MSTP112 BIT(12) /* 3DG */
Marek Vasut3ef6d082017-10-08 20:41:18 +020034#define SCIF2_MSTP310 BIT(10) /* SCIF2 */
35#define DVFS_MSTP926 BIT(26)
36#define HSUSB_MSTP704 BIT(4) /* HSUSB */
37
38int board_early_init_f(void)
39{
Marek Vasut3ef6d082017-10-08 20:41:18 +020040#if defined(CONFIG_SYS_I2C) && defined(CONFIG_SYS_I2C_SH)
41 /* DVFS for reset */
Hiroyuki Yokoyama7e172912018-09-26 16:00:09 +090042 mstp_clrbits_le32(SMSTPCR9, SMSTPCR9, DVFS_MSTP926);
Marek Vasut3ef6d082017-10-08 20:41:18 +020043#endif
44 return 0;
45}
46
Marek Vasut3ef6d082017-10-08 20:41:18 +020047/* HSUSB block registers */
48#define HSUSB_REG_LPSTS 0xE6590102
49#define HSUSB_REG_LPSTS_SUSPM_NORMAL BIT(14)
50#define HSUSB_REG_UGCTRL2 0xE6590184
51#define HSUSB_REG_UGCTRL2_USB0SEL 0x30
52#define HSUSB_REG_UGCTRL2_USB0SEL_EHCI 0x10
53
54int board_init(void)
55{
56 /* adress of boot parameters */
57 gd->bd->bi_boot_params = CONFIG_SYS_TEXT_BASE + 0x50000;
58
59 /* USB1 pull-up */
60 setbits_le32(PFC_PUEN6, PUEN_USB1_OVC | PUEN_USB1_PWEN);
61
62 /* Configure the HSUSB block */
Hiroyuki Yokoyama7e172912018-09-26 16:00:09 +090063 mstp_clrbits_le32(SMSTPCR7, SMSTPCR7, HSUSB_MSTP704);
Marek Vasut3ef6d082017-10-08 20:41:18 +020064 /* Choice USB0SEL */
65 clrsetbits_le32(HSUSB_REG_UGCTRL2, HSUSB_REG_UGCTRL2_USB0SEL,
66 HSUSB_REG_UGCTRL2_USB0SEL_EHCI);
67 /* low power status */
68 setbits_le16(HSUSB_REG_LPSTS, HSUSB_REG_LPSTS_SUSPM_NORMAL);
69
70 return 0;
71}
72
Marek Vasut3ef6d082017-10-08 20:41:18 +020073#define RST_BASE 0xE6160000
74#define RST_CA57RESCNT (RST_BASE + 0x40)
75#define RST_CA53RESCNT (RST_BASE + 0x44)
76#define RST_RSTOUTCR (RST_BASE + 0x58)
77#define RST_CA57_CODE 0xA5A5000F
78#define RST_CA53_CODE 0x5A5A000F
79
80void reset_cpu(ulong addr)
81{
82 unsigned long midr, cputype;
83
84 asm volatile("mrs %0, midr_el1" : "=r" (midr));
85 cputype = (midr >> 4) & 0xfff;
86
87 if (cputype == 0xd03)
88 writel(RST_CA53_CODE, RST_CA53RESCNT);
89 else if (cputype == 0xd07)
90 writel(RST_CA57_CODE, RST_CA57RESCNT);
91 else
92 hang();
93}