blob: 63049aba4d2a7390b8331ef4cc1c6b4caf0f2034 [file] [log] [blame]
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +02001/*
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +01002 * (C) Copyright 2003-2006 Wolfgang Denk, DENX Software Engineering,
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +02003 * wd@denx.de.
4 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +02006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020011/*
12 * High Level Configuration Options
13 * (easy to change)
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +010014 */
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +010015#define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
16#define CONFIG_V38B 1 /* ...on V38B board */
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020017
18#define CONFIG_SYS_TEXT_BASE 0xFF000000
19
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020020#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ...running at 33.000000MHz */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020021
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +010022#define CONFIG_RTC_PCF8563 1 /* has PCF8563 RTC */
23#define CONFIG_MPC5200_DDR 1 /* has DDR SDRAM */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020024
Bartlomiej Sieka005f5c82006-11-11 22:48:22 +010025#undef CONFIG_HW_WATCHDOG /* don't use watchdog */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020026
27#define CONFIG_NETCONSOLE 1
28
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +010029#define CONFIG_BOARD_EARLY_INIT_R 1 /* do board-specific init */
Bartlomiej Sieka37e66642006-12-28 19:08:21 +010030#define CONFIG_BOARD_EARLY_INIT_F 1 /* do board-specific init */
Mike Frysinger13e9bb92009-02-16 18:03:14 -050031#define CONFIG_MISC_INIT_R
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020032
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020033#define CONFIG_SYS_XLB_PIPELINING 1 /* gives better performance */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020034
Becky Bruce03ea1be2008-05-08 19:02:12 -050035#define CONFIG_HIGH_BATS 1 /* High BATs supported */
36
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020037/*
38 * Serial console configuration
39 */
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +010040#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
41#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020042#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020043
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020044/*
45 * DDR
46 */
47#define SDRAM_DDR 1 /* is DDR */
48/* Settings for XLB = 132 MHz */
49#define SDRAM_MODE 0x018D0000
50#define SDRAM_EMODE 0x40090000
51#define SDRAM_CONTROL 0x704f0f00
52#define SDRAM_CONFIG1 0x73722930
53#define SDRAM_CONFIG2 0x47770000
54#define SDRAM_TAPDELAY 0x10000000
55
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020056/*
57 * PCI - no suport
58 */
59#undef CONFIG_PCI
60
61/*
62 * Partitions
63 */
64#define CONFIG_MAC_PARTITION 1
65#define CONFIG_DOS_PARTITION 1
66
67/*
68 * USB
69 */
70#define CONFIG_USB_OHCI
71#define CONFIG_USB_STORAGE
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +010072#define CONFIG_USB_CLOCK 0x0001BBBB
73#define CONFIG_USB_CONFIG 0x00001000
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020074
Jon Loeliger03bfcb92007-07-04 22:33:46 -050075
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020076/*
Jon Loeliger5c4ddae2007-07-10 10:12:10 -050077 * BOOTP options
78 */
79#define CONFIG_BOOTP_BOOTFILESIZE
80#define CONFIG_BOOTP_BOOTPATH
81#define CONFIG_BOOTP_GATEWAY
82#define CONFIG_BOOTP_HOSTNAME
83
84
85/*
Jon Loeliger03bfcb92007-07-04 22:33:46 -050086 * Command line configuration.
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020087 */
Jon Loeliger03bfcb92007-07-04 22:33:46 -050088#define CONFIG_CMD_FAT
89#define CONFIG_CMD_I2C
90#define CONFIG_CMD_IDE
91#define CONFIG_CMD_PING
92#define CONFIG_CMD_DHCP
93#define CONFIG_CMD_DIAG
94#define CONFIG_CMD_IRQ
95#define CONFIG_CMD_JFFS2
96#define CONFIG_CMD_MII
97#define CONFIG_CMD_SDRAM
98#define CONFIG_CMD_DATE
99#define CONFIG_CMD_USB
100#define CONFIG_CMD_FAT
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +0100101
Jon Loeliger03bfcb92007-07-04 22:33:46 -0500102
103#define CONFIG_TIMESTAMP /* Print image info with timestamp */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200104
105/*
106 * Boot low with 16 MB Flash
107 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200108#define CONFIG_SYS_LOWBOOT 1
109#define CONFIG_SYS_LOWBOOT16 1
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200110
111/*
112 * Autobooting
113 */
114#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
115
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +0100116#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk1baed662008-03-03 12:16:44 +0100117 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200118 "echo"
119
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +0100120#undef CONFIG_BOOTARGS
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200121
Wolfgang Denk45bd0212006-10-18 22:44:38 +0200122#define CONFIG_EXTRA_ENV_SETTINGS \
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +0100123 "bootcmd=run net_nfs\0" \
124 "bootdelay=3\0" \
125 "baudrate=115200\0" \
126 "preboot=echo;echo Type \"run flash_nfs\" to mount root " \
127 "filesystem over NFS; echo\0" \
Wolfgang Denk45bd0212006-10-18 22:44:38 +0200128 "netdev=eth0\0" \
Bartlomiej Sieka37e66642006-12-28 19:08:21 +0100129 "ramargs=setenv bootargs root=/dev/ram rw wdt=off \0" \
Wolfgang Denk45bd0212006-10-18 22:44:38 +0200130 "addip=setenv bootargs $(bootargs) " \
131 "ip=$(ipaddr):$(serverip):$(gatewayip):" \
132 "$(netmask):$(hostname):$(netdev):off panic=1\0" \
133 "flash_nfs=run nfsargs addip;bootm $(kernel_addr)\0" \
134 "flash_self=run ramargs addip;bootm $(kernel_addr) " \
135 "$(ramdisk_addr)\0" \
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +0100136 "net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0" \
Wolfgang Denk45bd0212006-10-18 22:44:38 +0200137 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Bartlomiej Sieka37e66642006-12-28 19:08:21 +0100138 "nfsroot=$(serverip):$(rootpath) wdt=off\0" \
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +0100139 "hostname=v38b\0" \
Heiko Schocherc5e84052010-07-20 17:45:02 +0200140 "ethact=FEC\0" \
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +0100141 "rootpath=/opt/eldk-3.1.1/ppc_6xx\0" \
142 "update=prot off ff000000 ff03ffff; era ff000000 ff03ffff; " \
143 "cp.b 200000 ff000000 $(filesize);" \
144 "prot on ff000000 ff03ffff\0" \
145 "load=tftp 200000 $(u-boot)\0" \
146 "netmask=255.255.0.0\0" \
147 "ipaddr=192.168.160.18\0" \
148 "serverip=192.168.1.1\0" \
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +0100149 "bootfile=/tftpboot/v38b/uImage\0" \
150 "u-boot=/tftpboot/v38b/u-boot.bin\0" \
Wolfgang Denk45bd0212006-10-18 22:44:38 +0200151 ""
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200152
153#define CONFIG_BOOTCOMMAND "run net_nfs"
154
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200155/*
156 * IPB Bus clocking configuration.
157 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200158#undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +0100159
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200160/*
161 * I2C configuration
162 */
163#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200164#define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
165#define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
166#define CONFIG_SYS_I2C_SLAVE 0x7F
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200167
168/*
169 * EEPROM configuration
170 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
172#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
173#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
174#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 70
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200175
176/*
177 * RTC configuration
178 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200179#define CONFIG_SYS_I2C_RTC_ADDR 0x51
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200180
181/*
182 * Flash configuration - use CFI driver
183 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200184#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200185#define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200186#define CONFIG_SYS_FLASH_CFI_AMD_RESET 1
187#define CONFIG_SYS_FLASH_BASE 0xFF000000
188#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
189#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
190#define CONFIG_SYS_FLASH_SIZE 0x01000000 /* 16 MiB */
191#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */
192#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* flash write speed-up */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200193
194/*
195 * Environment settings
196 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200197#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00040000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200199#define CONFIG_ENV_SIZE 0x10000
200#define CONFIG_ENV_SECT_SIZE 0x10000
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200201#define CONFIG_ENV_OVERWRITE 1
202
203/*
204 * Memory map
205 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200206#define CONFIG_SYS_MBAR 0xF0000000
207#define CONFIG_SYS_SDRAM_BASE 0x00000000
208#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200209
210/* Use SRAM until RAM will be available */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200211#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200212#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE /* Size of used area in DPRAM */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200213
Wolfgang Denk0191e472010-10-26 14:34:52 +0200214#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200215#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200216
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200217#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200218#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
219# define CONFIG_SYS_RAMBOOT 1
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200220#endif
221
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200222#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256kB for Monitor */
223#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128kB for malloc() */
224#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Linux initial memory map */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200225
226/*
227 * Ethernet configuration
228 */
229#define CONFIG_MPC5xxx_FEC 1
Ben Warrenbc1b9172009-02-05 23:58:25 -0800230#define CONFIG_MPC5xxx_FEC_MII100
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200231#define CONFIG_PHY_ADDR 0x00
Wolfgang Denk45bd0212006-10-18 22:44:38 +0200232#define CONFIG_MII 1
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200233
234/*
235 * GPIO configuration
236 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200237#define CONFIG_SYS_GPS_PORT_CONFIG 0x90001404
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200238
239/*
240 * Miscellaneous configurable options
241 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200242#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jon Loeliger03bfcb92007-07-04 22:33:46 -0500243#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200244#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200245#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200246#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200247#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200248#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
249#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
250#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200251
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200252#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
253#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200254
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200255#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200256
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200257#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
Jon Loeliger03bfcb92007-07-04 22:33:46 -0500258#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200259# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Jon Loeliger03bfcb92007-07-04 22:33:46 -0500260#endif
261
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200262/*
263 * Various low-level settings
264 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200265#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
266#define CONFIG_SYS_HID0_FINAL HID0_ICE
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200267
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200268#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
269#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
270#define CONFIG_SYS_BOOTCS_CFG 0x00047801
271#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
272#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200273
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200274#define CONFIG_SYS_CS_BURST 0x00000000
275#define CONFIG_SYS_CS_DEADCYCLE 0x33333333
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200276
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200277#define CONFIG_SYS_RESET_ADDRESS 0xff000000
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200278
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +0100279/*
280 * IDE/ATA (supports IDE harddisk)
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200281 */
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +0100282#undef CONFIG_IDE_8xx_PCCARD /* Don't use IDE with PC Card Adapter */
283#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
284#undef CONFIG_IDE_LED /* LED for ide not supported */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200285
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +0100286#define CONFIG_IDE_RESET /* reset for ide supported */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200287#define CONFIG_IDE_PREINIT
288
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200289#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
290#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200291
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200292#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200293
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200294#define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200295
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200296#define CONFIG_SYS_ATA_DATA_OFFSET (0x0060) /* data I/O offset */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200297
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200298#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET) /* normal register accesses offset */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200299
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200300#define CONFIG_SYS_ATA_ALT_OFFSET (0x005C) /* alternate registers offset */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200301
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200302#define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200303
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +0100304/*
305 * Status LED
306 */
307#define CONFIG_STATUS_LED /* Status LED enabled */
308#define CONFIG_BOARD_SPECIFIC_LED /* version has board specific leds */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200309
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200310#define CONFIG_SYS_LED_BASE MPC5XXX_GPT7_ENABLE /* Timer 7 GPIO */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200311#ifndef __ASSEMBLY__
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200312typedef unsigned int led_id_t;
313
314#define __led_toggle(_msk) \
315 do { \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200316 *((volatile long *) (CONFIG_SYS_LED_BASE)) ^= (_msk); \
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200317 } while(0)
318
319#define __led_set(_msk, _st) \
320 do { \
321 if ((_st)) \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200322 *((volatile long *) (CONFIG_SYS_LED_BASE)) &= ~(_msk); \
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200323 else \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200324 *((volatile long *) (CONFIG_SYS_LED_BASE)) |= (_msk); \
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200325 } while(0)
326
327#define __led_init(_msk, st) \
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +0100328 do { \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200329 *((volatile long *) (CONFIG_SYS_LED_BASE)) |= 0x34; \
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +0100330 } while(0)
331#endif /* __ASSEMBLY__ */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200332
333#endif /* __CONFIG_H */