blob: 453f66718c6b112d24c412419da48c76c3ebfeba [file] [log] [blame]
Johan Jonker19a51f82022-04-15 23:21:38 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Simon Glass087e9872015-08-30 16:55:20 -06002/*
3 * Copyright (c) 2014 MundoReader S.L.
4 * Author: Heiko Stuebner <heiko@sntech.de>
Simon Glass087e9872015-08-30 16:55:20 -06005 */
6
Johan Jonker19a51f82022-04-15 23:21:38 +02007#ifndef _DT_BINDINGS_CLK_ROCKCHIP_RK3288_H
8#define _DT_BINDINGS_CLK_ROCKCHIP_RK3288_H
9
Simon Glass087e9872015-08-30 16:55:20 -060010/* core clocks */
11#define PLL_APLL 1
12#define PLL_DPLL 2
13#define PLL_CPLL 3
14#define PLL_GPLL 4
15#define PLL_NPLL 5
16#define ARMCLK 6
17
18/* sclk gates (special clocks) */
19#define SCLK_GPU 64
20#define SCLK_SPI0 65
21#define SCLK_SPI1 66
22#define SCLK_SPI2 67
23#define SCLK_SDMMC 68
24#define SCLK_SDIO0 69
25#define SCLK_SDIO1 70
26#define SCLK_EMMC 71
27#define SCLK_TSADC 72
28#define SCLK_SARADC 73
29#define SCLK_PS2C 74
30#define SCLK_NANDC0 75
31#define SCLK_NANDC1 76
32#define SCLK_UART0 77
33#define SCLK_UART1 78
34#define SCLK_UART2 79
35#define SCLK_UART3 80
36#define SCLK_UART4 81
37#define SCLK_I2S0 82
38#define SCLK_SPDIF 83
39#define SCLK_SPDIF8CH 84
40#define SCLK_TIMER0 85
41#define SCLK_TIMER1 86
42#define SCLK_TIMER2 87
43#define SCLK_TIMER3 88
44#define SCLK_TIMER4 89
45#define SCLK_TIMER5 90
46#define SCLK_TIMER6 91
47#define SCLK_HSADC 92
48#define SCLK_OTGPHY0 93
49#define SCLK_OTGPHY1 94
50#define SCLK_OTGPHY2 95
51#define SCLK_OTG_ADP 96
52#define SCLK_HSICPHY480M 97
53#define SCLK_HSICPHY12M 98
54#define SCLK_MACREF 99
55#define SCLK_LCDC_PWM0 100
56#define SCLK_LCDC_PWM1 101
57#define SCLK_MAC_RX 102
58#define SCLK_MAC_TX 103
59#define SCLK_EDP_24M 104
60#define SCLK_EDP 105
61#define SCLK_RGA 106
62#define SCLK_ISP 107
63#define SCLK_ISP_JPE 108
64#define SCLK_HDMI_HDCP 109
65#define SCLK_HDMI_CEC 110
66#define SCLK_HEVC_CABAC 111
67#define SCLK_HEVC_CORE 112
68#define SCLK_I2S0_OUT 113
69#define SCLK_SDMMC_DRV 114
70#define SCLK_SDIO0_DRV 115
71#define SCLK_SDIO1_DRV 116
72#define SCLK_EMMC_DRV 117
73#define SCLK_SDMMC_SAMPLE 118
74#define SCLK_SDIO0_SAMPLE 119
75#define SCLK_SDIO1_SAMPLE 120
76#define SCLK_EMMC_SAMPLE 121
77#define SCLK_USBPHY480M_SRC 122
78#define SCLK_PVTM_CORE 123
79#define SCLK_PVTM_GPU 124
Johan Jonker19a51f82022-04-15 23:21:38 +020080#define SCLK_CRYPTO 125
81#define SCLK_MIPIDSI_24M 126
82#define SCLK_VIP_OUT 127
Simon Glass087e9872015-08-30 16:55:20 -060083
David Wu879d2fb2018-01-13 14:06:33 +080084#define SCLK_MAC_PLL 150
Simon Glass087e9872015-08-30 16:55:20 -060085#define SCLK_MAC 151
86#define SCLK_MACREF_OUT 152
87
88#define DCLK_VOP0 190
89#define DCLK_VOP1 191
90
91/* aclk gates */
92#define ACLK_GPU 192
93#define ACLK_DMAC1 193
94#define ACLK_DMAC2 194
95#define ACLK_MMU 195
96#define ACLK_GMAC 196
97#define ACLK_VOP0 197
98#define ACLK_VOP1 198
99#define ACLK_CRYPTO 199
100#define ACLK_RGA 200
101#define ACLK_RGA_NIU 201
102#define ACLK_IEP 202
103#define ACLK_VIO0_NIU 203
104#define ACLK_VIP 204
105#define ACLK_ISP 205
106#define ACLK_VIO1_NIU 206
107#define ACLK_HEVC 207
108#define ACLK_VCODEC 208
109#define ACLK_CPU 209
110#define ACLK_PERI 210
111
112/* pclk gates */
113#define PCLK_GPIO0 320
114#define PCLK_GPIO1 321
115#define PCLK_GPIO2 322
116#define PCLK_GPIO3 323
117#define PCLK_GPIO4 324
118#define PCLK_GPIO5 325
119#define PCLK_GPIO6 326
120#define PCLK_GPIO7 327
121#define PCLK_GPIO8 328
122#define PCLK_GRF 329
123#define PCLK_SGRF 330
124#define PCLK_PMU 331
125#define PCLK_I2C0 332
126#define PCLK_I2C1 333
127#define PCLK_I2C2 334
128#define PCLK_I2C3 335
129#define PCLK_I2C4 336
130#define PCLK_I2C5 337
131#define PCLK_SPI0 338
132#define PCLK_SPI1 339
133#define PCLK_SPI2 340
134#define PCLK_UART0 341
135#define PCLK_UART1 342
136#define PCLK_UART2 343
137#define PCLK_UART3 344
138#define PCLK_UART4 345
139#define PCLK_TSADC 346
140#define PCLK_SARADC 347
141#define PCLK_SIM 348
142#define PCLK_GMAC 349
143#define PCLK_PWM 350
144#define PCLK_RKPWM 351
145#define PCLK_PS2C 352
146#define PCLK_TIMER 353
147#define PCLK_TZPC 354
148#define PCLK_EDP_CTRL 355
149#define PCLK_MIPI_DSI0 356
150#define PCLK_MIPI_DSI1 357
151#define PCLK_MIPI_CSI 358
152#define PCLK_LVDS_PHY 359
153#define PCLK_HDMI_CTRL 360
154#define PCLK_VIO2_H2P 361
155#define PCLK_CPU 362
156#define PCLK_PERI 363
157#define PCLK_DDRUPCTL0 364
158#define PCLK_PUBL0 365
159#define PCLK_DDRUPCTL1 366
160#define PCLK_PUBL1 367
161#define PCLK_WDT 368
Johan Jonker19a51f82022-04-15 23:21:38 +0200162#define PCLK_EFUSE256 369
163#define PCLK_EFUSE1024 370
164#define PCLK_ISP_IN 371
Simon Glass087e9872015-08-30 16:55:20 -0600165
166/* hclk gates */
167#define HCLK_GPS 448
168#define HCLK_OTG0 449
169#define HCLK_USBHOST0 450
170#define HCLK_USBHOST1 451
171#define HCLK_HSIC 452
172#define HCLK_NANDC0 453
173#define HCLK_NANDC1 454
174#define HCLK_TSP 455
175#define HCLK_SDMMC 456
176#define HCLK_SDIO0 457
177#define HCLK_SDIO1 458
178#define HCLK_EMMC 459
179#define HCLK_HSADC 460
180#define HCLK_CRYPTO 461
181#define HCLK_I2S0 462
182#define HCLK_SPDIF 463
183#define HCLK_SPDIF8CH 464
184#define HCLK_VOP0 465
185#define HCLK_VOP1 466
186#define HCLK_ROM 467
187#define HCLK_IEP 468
188#define HCLK_ISP 469
189#define HCLK_RGA 470
190#define HCLK_VIO_AHB_ARBI 471
191#define HCLK_VIO_NIU 472
192#define HCLK_VIP 473
193#define HCLK_VIO2_H2P 474
194#define HCLK_HEVC 475
195#define HCLK_VCODEC 476
196#define HCLK_CPU 477
197#define HCLK_PERI 478
198
199#define CLK_NR_CLKS (HCLK_PERI + 1)
200
201/* soft-reset indices */
202#define SRST_CORE0 0
203#define SRST_CORE1 1
204#define SRST_CORE2 2
205#define SRST_CORE3 3
206#define SRST_CORE0_PO 4
207#define SRST_CORE1_PO 5
208#define SRST_CORE2_PO 6
209#define SRST_CORE3_PO 7
210#define SRST_PDCORE_STRSYS 8
211#define SRST_PDBUS_STRSYS 9
212#define SRST_L2C 10
213#define SRST_TOPDBG 11
214#define SRST_CORE0_DBG 12
215#define SRST_CORE1_DBG 13
216#define SRST_CORE2_DBG 14
217#define SRST_CORE3_DBG 15
218
219#define SRST_PDBUG_AHB_ARBITOR 16
220#define SRST_EFUSE256 17
221#define SRST_DMAC1 18
222#define SRST_INTMEM 19
223#define SRST_ROM 20
224#define SRST_SPDIF8CH 21
225#define SRST_TIMER 22
226#define SRST_I2S0 23
227#define SRST_SPDIF 24
228#define SRST_TIMER0 25
229#define SRST_TIMER1 26
230#define SRST_TIMER2 27
231#define SRST_TIMER3 28
232#define SRST_TIMER4 29
233#define SRST_TIMER5 30
234#define SRST_EFUSE 31
235
236#define SRST_GPIO0 32
237#define SRST_GPIO1 33
238#define SRST_GPIO2 34
239#define SRST_GPIO3 35
240#define SRST_GPIO4 36
241#define SRST_GPIO5 37
242#define SRST_GPIO6 38
243#define SRST_GPIO7 39
244#define SRST_GPIO8 40
245#define SRST_I2C0 42
246#define SRST_I2C1 43
247#define SRST_I2C2 44
248#define SRST_I2C3 45
249#define SRST_I2C4 46
250#define SRST_I2C5 47
251
252#define SRST_DWPWM 48
253#define SRST_MMC_PERI 49
254#define SRST_PERIPH_MMU 50
255#define SRST_DAP 51
256#define SRST_DAP_SYS 52
257#define SRST_TPIU 53
258#define SRST_PMU_APB 54
259#define SRST_GRF 55
260#define SRST_PMU 56
261#define SRST_PERIPH_AXI 57
262#define SRST_PERIPH_AHB 58
263#define SRST_PERIPH_APB 59
264#define SRST_PERIPH_NIU 60
265#define SRST_PDPERI_AHB_ARBI 61
266#define SRST_EMEM 62
267#define SRST_USB_PERI 63
268
269#define SRST_DMAC2 64
270#define SRST_MAC 66
271#define SRST_GPS 67
272#define SRST_RKPWM 69
273#define SRST_CCP 71
274#define SRST_USBHOST0 72
275#define SRST_HSIC 73
276#define SRST_HSIC_AUX 74
277#define SRST_HSIC_PHY 75
278#define SRST_HSADC 76
279#define SRST_NANDC0 77
280#define SRST_NANDC1 78
281
282#define SRST_TZPC 80
283#define SRST_SPI0 83
284#define SRST_SPI1 84
285#define SRST_SPI2 85
286#define SRST_SARADC 87
287#define SRST_PDALIVE_NIU 88
288#define SRST_PDPMU_INTMEM 89
289#define SRST_PDPMU_NIU 90
290#define SRST_SGRF 91
291
292#define SRST_VIO_ARBI 96
293#define SRST_RGA_NIU 97
294#define SRST_VIO0_NIU_AXI 98
295#define SRST_VIO_NIU_AHB 99
296#define SRST_LCDC0_AXI 100
297#define SRST_LCDC0_AHB 101
298#define SRST_LCDC0_DCLK 102
299#define SRST_VIO1_NIU_AXI 103
300#define SRST_VIP 104
301#define SRST_RGA_CORE 105
302#define SRST_IEP_AXI 106
303#define SRST_IEP_AHB 107
304#define SRST_RGA_AXI 108
305#define SRST_RGA_AHB 109
306#define SRST_ISP 110
307#define SRST_EDP 111
308
309#define SRST_VCODEC_AXI 112
310#define SRST_VCODEC_AHB 113
311#define SRST_VIO_H2P 114
312#define SRST_MIPIDSI0 115
313#define SRST_MIPIDSI1 116
314#define SRST_MIPICSI 117
315#define SRST_LVDS_PHY 118
316#define SRST_LVDS_CON 119
317#define SRST_GPU 120
318#define SRST_HDMI 121
319#define SRST_CORE_PVTM 124
320#define SRST_GPU_PVTM 125
321
322#define SRST_MMC0 128
323#define SRST_SDIO0 129
324#define SRST_SDIO1 130
325#define SRST_EMMC 131
326#define SRST_USBOTG_AHB 132
327#define SRST_USBOTG_PHY 133
328#define SRST_USBOTG_CON 134
329#define SRST_USBHOST0_AHB 135
330#define SRST_USBHOST0_PHY 136
331#define SRST_USBHOST0_CON 137
332#define SRST_USBHOST1_AHB 138
333#define SRST_USBHOST1_PHY 139
334#define SRST_USBHOST1_CON 140
335#define SRST_USB_ADP 141
336#define SRST_ACC_EFUSE 142
337
338#define SRST_CORESIGHT 144
339#define SRST_PD_CORE_AHB_NOC 145
340#define SRST_PD_CORE_APB_NOC 146
341#define SRST_PD_CORE_MP_AXI 147
342#define SRST_GIC 148
343#define SRST_LCDC_PWM0 149
344#define SRST_LCDC_PWM1 150
345#define SRST_VIO0_H2P_BRG 151
346#define SRST_VIO1_H2P_BRG 152
347#define SRST_RGA_H2P_BRG 153
348#define SRST_HEVC 154
349#define SRST_TSADC 159
350
351#define SRST_DDRPHY0 160
352#define SRST_DDRPHY0_APB 161
353#define SRST_DDRCTRL0 162
354#define SRST_DDRCTRL0_APB 163
355#define SRST_DDRPHY0_CTRL 164
356#define SRST_DDRPHY1 165
357#define SRST_DDRPHY1_APB 166
358#define SRST_DDRCTRL1 167
359#define SRST_DDRCTRL1_APB 168
360#define SRST_DDRPHY1_CTRL 169
361#define SRST_DDRMSCH0 170
362#define SRST_DDRMSCH1 171
363#define SRST_CRYPTO 174
364#define SRST_C2C_HOST 175
365
366#define SRST_LCDC1_AXI 176
367#define SRST_LCDC1_AHB 177
368#define SRST_LCDC1_DCLK 178
369#define SRST_UART0 179
370#define SRST_UART1 180
371#define SRST_UART2 181
372#define SRST_UART3 182
373#define SRST_UART4 183
374#define SRST_SIMC 186
375#define SRST_PS2C 187
376#define SRST_TSP 188
377#define SRST_TSP_CLKIN0 189
378#define SRST_TSP_CLKIN1 190
379#define SRST_TSP_27M 191
Johan Jonker19a51f82022-04-15 23:21:38 +0200380
381#endif