blob: c67a0801a9e5ef3e9b6fcd370839ead96029516e [file] [log] [blame]
Matt Porter57da6662013-03-15 10:07:04 +00001/*
2 * hardware_am33xx.h
3 *
4 * AM33xx hardware specific header
5 *
6 * Copyright (C) 2013, Texas Instruments, Incorporated - http://www.ti.com/
7 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02008 * SPDX-License-Identifier: GPL-2.0+
Matt Porter57da6662013-03-15 10:07:04 +00009 */
10
11#ifndef __AM33XX_HARDWARE_AM33XX_H
12#define __AM33XX_HARDWARE_AM33XX_H
13
Matt Porter691fbe32013-03-15 10:07:06 +000014/* Module base addresses */
15
16/* UART Base Address */
17#define UART0_BASE 0x44E09000
18
19/* GPIO Base address */
20#define GPIO2_BASE 0x481AC000
21
22/* Watchdog Timer */
23#define WDT_BASE 0x44E35000
24
25/* Control Module Base Address */
26#define CTRL_BASE 0x44E10000
27#define CTRL_DEVICE_BASE 0x44E10600
28
29/* PRCM Base Address */
30#define PRCM_BASE 0x44E00000
Lokesh Vutla83269d02013-07-30 11:36:28 +053031#define CM_PER 0x44E00000
32#define CM_WKUP 0x44E00400
Lokesh Vutla1c1a2812013-12-10 15:02:11 +053033#define CM_DPLL 0x44E00500
34#define CM_RTC 0x44E00800
Lokesh Vutla83269d02013-07-30 11:36:28 +053035
36#define PRM_RSTCTRL (PRCM_BASE + 0x0F00)
37#define PRM_RSTST (PRM_RSTCTRL + 8)
Matt Porter691fbe32013-03-15 10:07:06 +000038
Matt Porter57da6662013-03-15 10:07:04 +000039/* VTP Base address */
40#define VTP0_CTRL_ADDR 0x44E10E0C
TENART Antoine35c7e522013-07-02 12:05:59 +020041#define VTP1_CTRL_ADDR 0x48140E10
Matt Porter57da6662013-03-15 10:07:04 +000042
43/* DDR Base address */
44#define DDR_PHY_CMD_ADDR 0x44E12000
45#define DDR_PHY_DATA_ADDR 0x44E120C8
TENART Antoine35c7e522013-07-02 12:05:59 +020046#define DDR_PHY_CMD_ADDR2 0x47C0C800
47#define DDR_PHY_DATA_ADDR2 0x47C0C8C8
Matt Porter57da6662013-03-15 10:07:04 +000048#define DDR_DATA_REGS_NR 2
49
TENART Antoine35c7e522013-07-02 12:05:59 +020050#define DDRPHY_0_CONFIG_BASE (CTRL_BASE + 0x1400)
51#define DDRPHY_CONFIG_BASE DDRPHY_0_CONFIG_BASE
52
Matt Porter691fbe32013-03-15 10:07:06 +000053/* CPSW Config space */
54#define CPSW_MDIO_BASE 0x4A101000
55
56/* RTC base address */
57#define RTC_BASE 0x44E3E000
58
Lokesh Vutla83269d02013-07-30 11:36:28 +053059/* OTG */
60#define USB0_OTG_BASE 0x47401000
61#define USB1_OTG_BASE 0x47401800
62
Heiko Schocherc9a8db82013-08-19 16:38:57 +020063/* LCD Controller */
64#define LCD_CNTL_BASE 0x4830E000
65
66/* PWMSS */
67#define PWMSS0_BASE 0x48300000
68#define AM33XX_ECAP0_BASE 0x48300100
69
Matt Porter57da6662013-03-15 10:07:04 +000070#endif /* __AM33XX_HARDWARE_AM33XX_H */