Mike Frysinger | 94bae5c | 2008-03-30 15:46:13 -0400 | [diff] [blame] | 1 | /* |
Bin Meng | 7557405 | 2016-02-05 19:30:11 -0800 | [diff] [blame] | 2 | * U-Boot - serial.c Blackfin Serial Driver |
Mike Frysinger | 94bae5c | 2008-03-30 15:46:13 -0400 | [diff] [blame] | 3 | * |
| 4 | * Copyright (c) 2005-2008 Analog Devices Inc. |
| 5 | * |
| 6 | * Copyright (c) 2003 Bas Vermeulen <bas@buyways.nl>, |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 7 | * BuyWays B.V. (www.buyways.nl) |
Mike Frysinger | 94bae5c | 2008-03-30 15:46:13 -0400 | [diff] [blame] | 8 | * |
| 9 | * Based heavily on: |
| 10 | * blkfinserial.c: Serial driver for BlackFin DSP internal USRTs. |
| 11 | * Copyright(c) 2003 Metrowerks <mwaddel@metrowerks.com> |
| 12 | * Copyright(c) 2001 Tony Z. Kou <tonyko@arcturusnetworks.com> |
| 13 | * Copyright(c) 2001-2002 Arcturus Networks Inc. <www.arcturusnetworks.com> |
| 14 | * |
| 15 | * Based on code from 68328 version serial driver imlpementation which was: |
| 16 | * Copyright (C) 1995 David S. Miller <davem@caip.rutgers.edu> |
| 17 | * Copyright (C) 1998 Kenneth Albanowski <kjahds@kjahds.com> |
| 18 | * Copyright (C) 1998, 1999 D. Jeff Dionne <jeff@uclinux.org> |
| 19 | * Copyright (C) 1999 Vladimir Gurevich <vgurevic@cisco.com> |
| 20 | * |
| 21 | * (C) Copyright 2000-2004 |
| 22 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 23 | * |
| 24 | * Licensed under the GPL-2 or later. |
| 25 | */ |
| 26 | |
Mike Frysinger | cad68e1 | 2009-04-04 09:10:27 -0400 | [diff] [blame] | 27 | /* Anomaly notes: |
| 28 | * 05000086 - we don't support autobaud |
| 29 | * 05000099 - we only use DR bit, so losing others is not a problem |
| 30 | * 05000100 - we don't use the UART_IIR register |
| 31 | * 05000215 - we poll the uart (no dma/interrupts) |
| 32 | * 05000225 - no workaround possible, but this shouldnt cause errors ... |
| 33 | * 05000230 - we tweak the baud rate calculation slightly |
| 34 | * 05000231 - we always use 1 stop bit |
| 35 | * 05000309 - we always enable the uart before we modify it in anyway |
| 36 | * 05000350 - we always enable the uart regardless of boot mode |
| 37 | * 05000363 - we don't support break signals, so don't generate one |
| 38 | */ |
| 39 | |
Mike Frysinger | 94bae5c | 2008-03-30 15:46:13 -0400 | [diff] [blame] | 40 | #include <common.h> |
Mike Frysinger | d11415b | 2011-05-14 12:17:46 -0400 | [diff] [blame] | 41 | #include <post.h> |
Mike Frysinger | 94bae5c | 2008-03-30 15:46:13 -0400 | [diff] [blame] | 42 | #include <watchdog.h> |
Mike Frysinger | 53ba322 | 2011-04-29 23:23:28 -0400 | [diff] [blame] | 43 | #include <serial.h> |
| 44 | #include <linux/compiler.h> |
Mike Frysinger | 94bae5c | 2008-03-30 15:46:13 -0400 | [diff] [blame] | 45 | #include <asm/blackfin.h> |
Sonic Zhang | 95aad8a | 2013-04-07 19:04:14 +0800 | [diff] [blame] | 46 | #include <asm/serial.h> |
Mike Frysinger | 94bae5c | 2008-03-30 15:46:13 -0400 | [diff] [blame] | 47 | |
John Rigby | 0d21ed0 | 2010-12-20 18:27:51 -0700 | [diff] [blame] | 48 | DECLARE_GLOBAL_DATA_PTR; |
| 49 | |
Mike Frysinger | 500f2bb | 2008-10-11 21:52:17 -0400 | [diff] [blame] | 50 | #ifdef CONFIG_UART_CONSOLE |
| 51 | |
Mike Frysinger | 90c5328 | 2008-04-09 02:02:07 -0400 | [diff] [blame] | 52 | #ifdef CONFIG_DEBUG_SERIAL |
Sonic Zhang | 7a91b9b | 2012-08-16 11:16:02 +0800 | [diff] [blame] | 53 | static uart_lsr_t cached_lsr[256]; |
| 54 | static uart_lsr_t cached_rbr[256]; |
Mike Frysinger | 6bb0fb2 | 2011-04-29 23:10:54 -0400 | [diff] [blame] | 55 | static size_t cache_count; |
Mike Frysinger | 90c5328 | 2008-04-09 02:02:07 -0400 | [diff] [blame] | 56 | |
| 57 | /* The LSR is read-to-clear on some parts, so we have to make sure status |
Mike Frysinger | cad68e1 | 2009-04-04 09:10:27 -0400 | [diff] [blame] | 58 | * bits aren't inadvertently lost when doing various tests. This also |
| 59 | * works around anomaly 05000099 at the same time by keeping a cumulative |
| 60 | * tally of all the status bits. |
Mike Frysinger | 90c5328 | 2008-04-09 02:02:07 -0400 | [diff] [blame] | 61 | */ |
Sonic Zhang | 7a91b9b | 2012-08-16 11:16:02 +0800 | [diff] [blame] | 62 | static uart_lsr_t uart_lsr_save; |
| 63 | static uart_lsr_t uart_lsr_read(uint32_t uart_base) |
Mike Frysinger | 90c5328 | 2008-04-09 02:02:07 -0400 | [diff] [blame] | 64 | { |
Sonic Zhang | 7a91b9b | 2012-08-16 11:16:02 +0800 | [diff] [blame] | 65 | uart_lsr_t lsr = _lsr_read(pUART); |
Mike Frysinger | 90c5328 | 2008-04-09 02:02:07 -0400 | [diff] [blame] | 66 | uart_lsr_save |= (lsr & (OE|PE|FE|BI)); |
| 67 | return lsr | uart_lsr_save; |
| 68 | } |
| 69 | /* Just do the clear for everyone since it can't hurt. */ |
Mike Frysinger | 53ba322 | 2011-04-29 23:23:28 -0400 | [diff] [blame] | 70 | static void uart_lsr_clear(uint32_t uart_base) |
Mike Frysinger | 90c5328 | 2008-04-09 02:02:07 -0400 | [diff] [blame] | 71 | { |
| 72 | uart_lsr_save = 0; |
Sonic Zhang | 7a91b9b | 2012-08-16 11:16:02 +0800 | [diff] [blame] | 73 | _lsr_write(pUART, -1); |
Mike Frysinger | 90c5328 | 2008-04-09 02:02:07 -0400 | [diff] [blame] | 74 | } |
| 75 | #else |
Mike Frysinger | cad68e1 | 2009-04-04 09:10:27 -0400 | [diff] [blame] | 76 | /* When debugging is disabled, we only care about the DR bit, so if other |
| 77 | * bits get set/cleared, we don't really care since we don't read them |
| 78 | * anyways (and thus anomaly 05000099 is irrelevant). |
| 79 | */ |
Sonic Zhang | 7a91b9b | 2012-08-16 11:16:02 +0800 | [diff] [blame] | 80 | static inline uart_lsr_t uart_lsr_read(uint32_t uart_base) |
Mike Frysinger | 3b7ed5a | 2009-11-12 18:42:53 -0500 | [diff] [blame] | 81 | { |
Sonic Zhang | 7a91b9b | 2012-08-16 11:16:02 +0800 | [diff] [blame] | 82 | return _lsr_read(pUART); |
Mike Frysinger | 3b7ed5a | 2009-11-12 18:42:53 -0500 | [diff] [blame] | 83 | } |
Mike Frysinger | 53ba322 | 2011-04-29 23:23:28 -0400 | [diff] [blame] | 84 | static void uart_lsr_clear(uint32_t uart_base) |
Mike Frysinger | 3b7ed5a | 2009-11-12 18:42:53 -0500 | [diff] [blame] | 85 | { |
Sonic Zhang | 7a91b9b | 2012-08-16 11:16:02 +0800 | [diff] [blame] | 86 | _lsr_write(pUART, -1); |
Mike Frysinger | 3b7ed5a | 2009-11-12 18:42:53 -0500 | [diff] [blame] | 87 | } |
Mike Frysinger | 90c5328 | 2008-04-09 02:02:07 -0400 | [diff] [blame] | 88 | #endif |
| 89 | |
Mike Frysinger | 53ba322 | 2011-04-29 23:23:28 -0400 | [diff] [blame] | 90 | static void uart_putc(uint32_t uart_base, const char c) |
Mike Frysinger | 94bae5c | 2008-03-30 15:46:13 -0400 | [diff] [blame] | 91 | { |
| 92 | /* send a \r for compatibility */ |
| 93 | if (c == '\n') |
| 94 | serial_putc('\r'); |
| 95 | |
| 96 | WATCHDOG_RESET(); |
| 97 | |
| 98 | /* wait for the hardware fifo to clear up */ |
Mike Frysinger | 53ba322 | 2011-04-29 23:23:28 -0400 | [diff] [blame] | 99 | while (!(uart_lsr_read(uart_base) & THRE)) |
Mike Frysinger | 94bae5c | 2008-03-30 15:46:13 -0400 | [diff] [blame] | 100 | continue; |
| 101 | |
| 102 | /* queue the character for transmission */ |
Mike Frysinger | f05105c | 2011-06-06 16:47:31 -0400 | [diff] [blame] | 103 | bfin_write(&pUART->thr, c); |
Mike Frysinger | 94bae5c | 2008-03-30 15:46:13 -0400 | [diff] [blame] | 104 | SSYNC(); |
| 105 | |
| 106 | WATCHDOG_RESET(); |
Mike Frysinger | 94bae5c | 2008-03-30 15:46:13 -0400 | [diff] [blame] | 107 | } |
| 108 | |
Mike Frysinger | 53ba322 | 2011-04-29 23:23:28 -0400 | [diff] [blame] | 109 | static int uart_tstc(uint32_t uart_base) |
Mike Frysinger | 94bae5c | 2008-03-30 15:46:13 -0400 | [diff] [blame] | 110 | { |
| 111 | WATCHDOG_RESET(); |
Mike Frysinger | 53ba322 | 2011-04-29 23:23:28 -0400 | [diff] [blame] | 112 | return (uart_lsr_read(uart_base) & DR) ? 1 : 0; |
Mike Frysinger | 94bae5c | 2008-03-30 15:46:13 -0400 | [diff] [blame] | 113 | } |
| 114 | |
Mike Frysinger | 53ba322 | 2011-04-29 23:23:28 -0400 | [diff] [blame] | 115 | static int uart_getc(uint32_t uart_base) |
Mike Frysinger | 94bae5c | 2008-03-30 15:46:13 -0400 | [diff] [blame] | 116 | { |
Mike Frysinger | 90c5328 | 2008-04-09 02:02:07 -0400 | [diff] [blame] | 117 | uint16_t uart_rbr_val; |
Mike Frysinger | 94bae5c | 2008-03-30 15:46:13 -0400 | [diff] [blame] | 118 | |
| 119 | /* wait for data ! */ |
Mike Frysinger | 53ba322 | 2011-04-29 23:23:28 -0400 | [diff] [blame] | 120 | while (!uart_tstc(uart_base)) |
Mike Frysinger | 94bae5c | 2008-03-30 15:46:13 -0400 | [diff] [blame] | 121 | continue; |
| 122 | |
Mike Frysinger | 90c5328 | 2008-04-09 02:02:07 -0400 | [diff] [blame] | 123 | /* grab the new byte */ |
Mike Frysinger | f05105c | 2011-06-06 16:47:31 -0400 | [diff] [blame] | 124 | uart_rbr_val = bfin_read(&pUART->rbr); |
Mike Frysinger | 94bae5c | 2008-03-30 15:46:13 -0400 | [diff] [blame] | 125 | |
Mike Frysinger | 90c5328 | 2008-04-09 02:02:07 -0400 | [diff] [blame] | 126 | #ifdef CONFIG_DEBUG_SERIAL |
| 127 | /* grab & clear the LSR */ |
Sonic Zhang | 7a91b9b | 2012-08-16 11:16:02 +0800 | [diff] [blame] | 128 | uart_lsr_t uart_lsr_val = uart_lsr_read(uart_base); |
Mike Frysinger | 90c5328 | 2008-04-09 02:02:07 -0400 | [diff] [blame] | 129 | |
| 130 | cached_lsr[cache_count] = uart_lsr_val; |
| 131 | cached_rbr[cache_count] = uart_rbr_val; |
| 132 | cache_count = (cache_count + 1) % ARRAY_SIZE(cached_lsr); |
| 133 | |
Mike Frysinger | 94bae5c | 2008-03-30 15:46:13 -0400 | [diff] [blame] | 134 | if (uart_lsr_val & (OE|PE|FE|BI)) { |
Mike Frysinger | 90c5328 | 2008-04-09 02:02:07 -0400 | [diff] [blame] | 135 | printf("\n[SERIAL ERROR]\n"); |
Mike Frysinger | 90c5328 | 2008-04-09 02:02:07 -0400 | [diff] [blame] | 136 | do { |
| 137 | --cache_count; |
Mike Frysinger | 642dbce | 2011-05-09 14:56:38 -0400 | [diff] [blame] | 138 | printf("\t%3zu: RBR=0x%02x LSR=0x%02x\n", cache_count, |
Mike Frysinger | 90c5328 | 2008-04-09 02:02:07 -0400 | [diff] [blame] | 139 | cached_rbr[cache_count], cached_lsr[cache_count]); |
| 140 | } while (cache_count > 0); |
Mike Frysinger | 94bae5c | 2008-03-30 15:46:13 -0400 | [diff] [blame] | 141 | return -1; |
| 142 | } |
Mike Frysinger | 90c5328 | 2008-04-09 02:02:07 -0400 | [diff] [blame] | 143 | #endif |
Mike Frysinger | 53ba322 | 2011-04-29 23:23:28 -0400 | [diff] [blame] | 144 | uart_lsr_clear(uart_base); |
Mike Frysinger | 94bae5c | 2008-03-30 15:46:13 -0400 | [diff] [blame] | 145 | |
Mike Frysinger | 90c5328 | 2008-04-09 02:02:07 -0400 | [diff] [blame] | 146 | return uart_rbr_val; |
Mike Frysinger | 94bae5c | 2008-03-30 15:46:13 -0400 | [diff] [blame] | 147 | } |
| 148 | |
Mike Frysinger | d11415b | 2011-05-14 12:17:46 -0400 | [diff] [blame] | 149 | #if CONFIG_POST & CONFIG_SYS_POST_UART |
| 150 | # define LOOP(x) x |
| 151 | #else |
| 152 | # define LOOP(x) |
| 153 | #endif |
| 154 | |
Sonic Zhang | 7a91b9b | 2012-08-16 11:16:02 +0800 | [diff] [blame] | 155 | #if BFIN_UART_HW_VER < 4 |
| 156 | |
Mike Frysinger | d11415b | 2011-05-14 12:17:46 -0400 | [diff] [blame] | 157 | LOOP( |
| 158 | static void uart_loop(uint32_t uart_base, int state) |
| 159 | { |
| 160 | u16 mcr; |
| 161 | |
| 162 | /* Drain the TX fifo first so bytes don't come back */ |
| 163 | while (!(uart_lsr_read(uart_base) & TEMT)) |
| 164 | continue; |
| 165 | |
| 166 | mcr = bfin_read(&pUART->mcr); |
| 167 | if (state) |
| 168 | mcr |= LOOP_ENA | MRTS; |
| 169 | else |
| 170 | mcr &= ~(LOOP_ENA | MRTS); |
| 171 | bfin_write(&pUART->mcr, mcr); |
| 172 | } |
| 173 | ) |
| 174 | |
Sonic Zhang | 7a91b9b | 2012-08-16 11:16:02 +0800 | [diff] [blame] | 175 | #else |
| 176 | |
| 177 | LOOP( |
| 178 | static void uart_loop(uint32_t uart_base, int state) |
| 179 | { |
| 180 | u32 control; |
| 181 | |
| 182 | /* Drain the TX fifo first so bytes don't come back */ |
| 183 | while (!(uart_lsr_read(uart_base) & TEMT)) |
| 184 | continue; |
| 185 | |
| 186 | control = bfin_read(&pUART->control); |
| 187 | if (state) |
| 188 | control |= LOOP_ENA | MRTS; |
| 189 | else |
| 190 | control &= ~(LOOP_ENA | MRTS); |
| 191 | bfin_write(&pUART->control, control); |
| 192 | } |
| 193 | ) |
| 194 | |
| 195 | #endif |
| 196 | |
Sonic Zhang | c15c403 | 2013-02-05 19:10:34 +0800 | [diff] [blame] | 197 | static inline void __serial_set_baud(uint32_t uart_base, uint32_t baud) |
| 198 | { |
Sonic Zhang | 57a3246 | 2013-03-13 19:06:16 +0800 | [diff] [blame] | 199 | #ifdef CONFIG_DEBUG_EARLY_SERIAL |
| 200 | serial_early_set_baud(uart_base, baud); |
| 201 | #else |
Sonic Zhang | c15c403 | 2013-02-05 19:10:34 +0800 | [diff] [blame] | 202 | uint16_t divisor = (get_uart_clk() + (baud * 8)) / (baud * 16) |
| 203 | - ANOMALY_05000230; |
| 204 | |
| 205 | /* Program the divisor to get the baud rate we want */ |
| 206 | serial_set_divisor(uart_base, divisor); |
Sonic Zhang | 57a3246 | 2013-03-13 19:06:16 +0800 | [diff] [blame] | 207 | #endif |
Sonic Zhang | c15c403 | 2013-02-05 19:10:34 +0800 | [diff] [blame] | 208 | } |
Mike Frysinger | 53ba322 | 2011-04-29 23:23:28 -0400 | [diff] [blame] | 209 | |
| 210 | static void uart_puts(uint32_t uart_base, const char *s) |
| 211 | { |
| 212 | while (*s) |
| 213 | uart_putc(uart_base, *s++); |
| 214 | } |
| 215 | |
| 216 | #define DECL_BFIN_UART(n) \ |
| 217 | static int uart##n##_init(void) \ |
| 218 | { \ |
| 219 | const unsigned short pins[] = { _P_UART(n, RX), _P_UART(n, TX), 0, }; \ |
| 220 | peripheral_request_list(pins, "bfin-uart"); \ |
| 221 | uart_init(MMR_UART(n)); \ |
Sonic Zhang | c15c403 | 2013-02-05 19:10:34 +0800 | [diff] [blame] | 222 | __serial_set_baud(MMR_UART(n), gd->baudrate); \ |
Mike Frysinger | 53ba322 | 2011-04-29 23:23:28 -0400 | [diff] [blame] | 223 | uart_lsr_clear(MMR_UART(n)); \ |
| 224 | return 0; \ |
| 225 | } \ |
| 226 | \ |
| 227 | static int uart##n##_uninit(void) \ |
| 228 | { \ |
| 229 | return serial_early_uninit(MMR_UART(n)); \ |
| 230 | } \ |
| 231 | \ |
| 232 | static void uart##n##_setbrg(void) \ |
| 233 | { \ |
Sonic Zhang | c15c403 | 2013-02-05 19:10:34 +0800 | [diff] [blame] | 234 | __serial_set_baud(MMR_UART(n), gd->baudrate); \ |
Mike Frysinger | 53ba322 | 2011-04-29 23:23:28 -0400 | [diff] [blame] | 235 | } \ |
| 236 | \ |
| 237 | static int uart##n##_getc(void) \ |
| 238 | { \ |
| 239 | return uart_getc(MMR_UART(n)); \ |
| 240 | } \ |
| 241 | \ |
| 242 | static int uart##n##_tstc(void) \ |
| 243 | { \ |
| 244 | return uart_tstc(MMR_UART(n)); \ |
| 245 | } \ |
| 246 | \ |
| 247 | static void uart##n##_putc(const char c) \ |
| 248 | { \ |
| 249 | uart_putc(MMR_UART(n), c); \ |
| 250 | } \ |
| 251 | \ |
| 252 | static void uart##n##_puts(const char *s) \ |
| 253 | { \ |
| 254 | uart_puts(MMR_UART(n), s); \ |
| 255 | } \ |
Mike Frysinger | d11415b | 2011-05-14 12:17:46 -0400 | [diff] [blame] | 256 | \ |
| 257 | LOOP( \ |
| 258 | static void uart##n##_loop(int state) \ |
| 259 | { \ |
| 260 | uart_loop(MMR_UART(n), state); \ |
| 261 | } \ |
| 262 | ) \ |
Mike Frysinger | 53ba322 | 2011-04-29 23:23:28 -0400 | [diff] [blame] | 263 | \ |
| 264 | struct serial_device bfin_serial##n##_device = { \ |
| 265 | .name = "bfin_uart"#n, \ |
Marek Vasut | b46931d | 2012-09-07 14:35:31 +0200 | [diff] [blame] | 266 | .start = uart##n##_init, \ |
| 267 | .stop = uart##n##_uninit, \ |
Mike Frysinger | 53ba322 | 2011-04-29 23:23:28 -0400 | [diff] [blame] | 268 | .setbrg = uart##n##_setbrg, \ |
| 269 | .getc = uart##n##_getc, \ |
| 270 | .tstc = uart##n##_tstc, \ |
| 271 | .putc = uart##n##_putc, \ |
| 272 | .puts = uart##n##_puts, \ |
Mike Frysinger | d11415b | 2011-05-14 12:17:46 -0400 | [diff] [blame] | 273 | LOOP(.loop = uart##n##_loop) \ |
Mike Frysinger | 53ba322 | 2011-04-29 23:23:28 -0400 | [diff] [blame] | 274 | }; |
| 275 | |
Sonic Zhang | 7a91b9b | 2012-08-16 11:16:02 +0800 | [diff] [blame] | 276 | #ifdef UART0_RBR |
Mike Frysinger | 53ba322 | 2011-04-29 23:23:28 -0400 | [diff] [blame] | 277 | DECL_BFIN_UART(0) |
| 278 | #endif |
Sonic Zhang | 7a91b9b | 2012-08-16 11:16:02 +0800 | [diff] [blame] | 279 | #ifdef UART1_RBR |
Mike Frysinger | 53ba322 | 2011-04-29 23:23:28 -0400 | [diff] [blame] | 280 | DECL_BFIN_UART(1) |
| 281 | #endif |
Sonic Zhang | 7a91b9b | 2012-08-16 11:16:02 +0800 | [diff] [blame] | 282 | #ifdef UART2_RBR |
Mike Frysinger | 53ba322 | 2011-04-29 23:23:28 -0400 | [diff] [blame] | 283 | DECL_BFIN_UART(2) |
| 284 | #endif |
Sonic Zhang | 7a91b9b | 2012-08-16 11:16:02 +0800 | [diff] [blame] | 285 | #ifdef UART3_RBR |
Mike Frysinger | 53ba322 | 2011-04-29 23:23:28 -0400 | [diff] [blame] | 286 | DECL_BFIN_UART(3) |
| 287 | #endif |
| 288 | |
| 289 | __weak struct serial_device *default_serial_console(void) |
| 290 | { |
| 291 | #if CONFIG_UART_CONSOLE == 0 |
| 292 | return &bfin_serial0_device; |
| 293 | #elif CONFIG_UART_CONSOLE == 1 |
| 294 | return &bfin_serial1_device; |
| 295 | #elif CONFIG_UART_CONSOLE == 2 |
| 296 | return &bfin_serial2_device; |
| 297 | #elif CONFIG_UART_CONSOLE == 3 |
| 298 | return &bfin_serial3_device; |
| 299 | #endif |
| 300 | } |
| 301 | |
Marek Vasut | 840b724 | 2012-09-12 20:07:54 +0200 | [diff] [blame] | 302 | void bfin_serial_initialize(void) |
Mike Frysinger | 53ba322 | 2011-04-29 23:23:28 -0400 | [diff] [blame] | 303 | { |
Sonic Zhang | 7a91b9b | 2012-08-16 11:16:02 +0800 | [diff] [blame] | 304 | #ifdef UART0_RBR |
Mike Frysinger | 53ba322 | 2011-04-29 23:23:28 -0400 | [diff] [blame] | 305 | serial_register(&bfin_serial0_device); |
| 306 | #endif |
Sonic Zhang | 7a91b9b | 2012-08-16 11:16:02 +0800 | [diff] [blame] | 307 | #ifdef UART1_RBR |
Mike Frysinger | 53ba322 | 2011-04-29 23:23:28 -0400 | [diff] [blame] | 308 | serial_register(&bfin_serial1_device); |
| 309 | #endif |
Sonic Zhang | 7a91b9b | 2012-08-16 11:16:02 +0800 | [diff] [blame] | 310 | #ifdef UART2_RBR |
Mike Frysinger | 53ba322 | 2011-04-29 23:23:28 -0400 | [diff] [blame] | 311 | serial_register(&bfin_serial2_device); |
| 312 | #endif |
Sonic Zhang | 7a91b9b | 2012-08-16 11:16:02 +0800 | [diff] [blame] | 313 | #ifdef UART3_RBR |
Mike Frysinger | 53ba322 | 2011-04-29 23:23:28 -0400 | [diff] [blame] | 314 | serial_register(&bfin_serial3_device); |
| 315 | #endif |
| 316 | } |
| 317 | |
Sonic Zhang | 57a3246 | 2013-03-13 19:06:16 +0800 | [diff] [blame] | 318 | #ifdef CONFIG_DEBUG_EARLY_SERIAL |
| 319 | inline void uart_early_putc(uint32_t uart_base, const char c) |
Mike Frysinger | 53ba322 | 2011-04-29 23:23:28 -0400 | [diff] [blame] | 320 | { |
Sonic Zhang | 57a3246 | 2013-03-13 19:06:16 +0800 | [diff] [blame] | 321 | /* send a \r for compatibility */ |
| 322 | if (c == '\n') |
| 323 | uart_early_putc(uart_base, '\r'); |
Mike Frysinger | 53ba322 | 2011-04-29 23:23:28 -0400 | [diff] [blame] | 324 | |
Sonic Zhang | 57a3246 | 2013-03-13 19:06:16 +0800 | [diff] [blame] | 325 | /* wait for the hardware fifo to clear up */ |
| 326 | while (!(_lsr_read(pUART) & THRE)) |
| 327 | continue; |
Mike Frysinger | 53ba322 | 2011-04-29 23:23:28 -0400 | [diff] [blame] | 328 | |
Sonic Zhang | 57a3246 | 2013-03-13 19:06:16 +0800 | [diff] [blame] | 329 | /* queue the character for transmission */ |
| 330 | bfin_write(&pUART->thr, c); |
| 331 | SSYNC(); |
Mike Frysinger | 53ba322 | 2011-04-29 23:23:28 -0400 | [diff] [blame] | 332 | } |
| 333 | |
Sonic Zhang | 57a3246 | 2013-03-13 19:06:16 +0800 | [diff] [blame] | 334 | void uart_early_puts(const char *s) |
Mike Frysinger | 53ba322 | 2011-04-29 23:23:28 -0400 | [diff] [blame] | 335 | { |
Sonic Zhang | 57a3246 | 2013-03-13 19:06:16 +0800 | [diff] [blame] | 336 | while (*s) |
| 337 | uart_early_putc(UART_BASE, *s++); |
Mike Frysinger | 53ba322 | 2011-04-29 23:23:28 -0400 | [diff] [blame] | 338 | } |
| 339 | |
Sonic Zhang | 57a3246 | 2013-03-13 19:06:16 +0800 | [diff] [blame] | 340 | /* Symbol for our assembly to call. */ |
| 341 | void _serial_early_set_baud(uint32_t baud) |
Mike Frysinger | 94bae5c | 2008-03-30 15:46:13 -0400 | [diff] [blame] | 342 | { |
Sonic Zhang | 57a3246 | 2013-03-13 19:06:16 +0800 | [diff] [blame] | 343 | serial_early_set_baud(UART_BASE, baud); |
Mike Frysinger | 94bae5c | 2008-03-30 15:46:13 -0400 | [diff] [blame] | 344 | } |
Mike Frysinger | 500f2bb | 2008-10-11 21:52:17 -0400 | [diff] [blame] | 345 | |
Sonic Zhang | 57a3246 | 2013-03-13 19:06:16 +0800 | [diff] [blame] | 346 | /* Symbol for our assembly to call. */ |
| 347 | void _serial_early_init(void) |
Mike Frysinger | d11415b | 2011-05-14 12:17:46 -0400 | [diff] [blame] | 348 | { |
Sonic Zhang | 57a3246 | 2013-03-13 19:06:16 +0800 | [diff] [blame] | 349 | serial_early_init(UART_BASE); |
Mike Frysinger | d11415b | 2011-05-14 12:17:46 -0400 | [diff] [blame] | 350 | } |
Mike Frysinger | 500f2bb | 2008-10-11 21:52:17 -0400 | [diff] [blame] | 351 | #endif |
Mike Frysinger | 53ba322 | 2011-04-29 23:23:28 -0400 | [diff] [blame] | 352 | |
Sonic Zhang | 7f2fe63 | 2013-03-14 15:13:30 +0800 | [diff] [blame] | 353 | #elif defined(CONFIG_UART_MEM) |
| 354 | |
| 355 | char serial_logbuf[CONFIG_UART_MEM]; |
| 356 | char *serial_logbuf_head = serial_logbuf; |
| 357 | |
| 358 | int serial_mem_init(void) |
| 359 | { |
| 360 | serial_logbuf_head = serial_logbuf; |
| 361 | return 0; |
| 362 | } |
| 363 | |
| 364 | void serial_mem_setbrg(void) |
| 365 | { |
| 366 | } |
| 367 | |
| 368 | int serial_mem_tstc(void) |
| 369 | { |
| 370 | return 0; |
| 371 | } |
| 372 | |
| 373 | int serial_mem_getc(void) |
| 374 | { |
| 375 | return 0; |
| 376 | } |
| 377 | |
| 378 | void serial_mem_putc(const char c) |
| 379 | { |
| 380 | *serial_logbuf_head = c; |
| 381 | if (++serial_logbuf_head == serial_logbuf + CONFIG_UART_MEM) |
| 382 | serial_logbuf_head = serial_logbuf; |
| 383 | } |
| 384 | |
| 385 | void serial_mem_puts(const char *s) |
| 386 | { |
| 387 | while (*s) |
| 388 | serial_putc(*s++); |
| 389 | } |
| 390 | |
| 391 | struct serial_device bfin_serial_mem_device = { |
| 392 | .name = "bfin_uart_mem", |
| 393 | .start = serial_mem_init, |
| 394 | .setbrg = serial_mem_setbrg, |
| 395 | .getc = serial_mem_getc, |
| 396 | .tstc = serial_mem_tstc, |
| 397 | .putc = serial_mem_putc, |
| 398 | .puts = serial_mem_puts, |
| 399 | }; |
| 400 | |
| 401 | |
| 402 | __weak struct serial_device *default_serial_console(void) |
| 403 | { |
| 404 | return &bfin_serial_mem_device; |
| 405 | } |
| 406 | |
| 407 | void bfin_serial_initialize(void) |
| 408 | { |
| 409 | serial_register(&bfin_serial_mem_device); |
| 410 | } |
| 411 | #endif /* CONFIG_UART_MEM */ |