blob: c1f692a1cfc38145d0b14cfba60f334116af86b1 [file] [log] [blame]
David Wu5f596ae2019-01-02 21:00:55 +08001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * (C) Copyright 2019 Rockchip Electronics Co., Ltd
4 */
5
6#include <common.h>
7#include <dm.h>
8#include <dm/pinctrl.h>
9#include <regmap.h>
10#include <syscon.h>
11
12#include "pinctrl-rockchip.h"
13
David Wu3dd7d6c2019-04-16 21:50:55 +080014static int rk3368_set_mux(struct rockchip_pin_bank *bank, int pin, int mux)
15{
16 struct rockchip_pinctrl_priv *priv = bank->priv;
17 int iomux_num = (pin / 8);
18 struct regmap *regmap;
19 int reg, ret, mask, mux_type;
20 u8 bit;
21 u32 data;
22
23 regmap = (bank->iomux[iomux_num].type & IOMUX_SOURCE_PMU)
24 ? priv->regmap_pmu : priv->regmap_base;
25
26 /* get basic quadrupel of mux registers and the correct reg inside */
27 mux_type = bank->iomux[iomux_num].type;
28 reg = bank->iomux[iomux_num].offset;
29 reg += rockchip_get_mux_data(mux_type, pin, &bit, &mask);
30
31 data = (mask << (bit + 16));
32 data |= (mux & mask) << bit;
33 ret = regmap_write(regmap, reg, data);
34
35 return ret;
36}
37
David Wu5f596ae2019-01-02 21:00:55 +080038#define RK3368_PULL_GRF_OFFSET 0x100
39#define RK3368_PULL_PMU_OFFSET 0x10
40
41static void rk3368_calc_pull_reg_and_bit(struct rockchip_pin_bank *bank,
42 int pin_num, struct regmap **regmap,
43 int *reg, u8 *bit)
44{
45 struct rockchip_pinctrl_priv *priv = bank->priv;
46
47 /* The first 32 pins of the first bank are located in PMU */
48 if (bank->bank_num == 0) {
49 *regmap = priv->regmap_pmu;
50 *reg = RK3368_PULL_PMU_OFFSET;
51
52 *reg += ((pin_num / ROCKCHIP_PULL_PINS_PER_REG) * 4);
53 *bit = pin_num % ROCKCHIP_PULL_PINS_PER_REG;
54 *bit *= ROCKCHIP_PULL_BITS_PER_PIN;
55 } else {
56 *regmap = priv->regmap_base;
57 *reg = RK3368_PULL_GRF_OFFSET;
58
59 /* correct the offset, as we're starting with the 2nd bank */
60 *reg -= 0x10;
61 *reg += bank->bank_num * ROCKCHIP_PULL_BANK_STRIDE;
62 *reg += ((pin_num / ROCKCHIP_PULL_PINS_PER_REG) * 4);
63
64 *bit = (pin_num % ROCKCHIP_PULL_PINS_PER_REG);
65 *bit *= ROCKCHIP_PULL_BITS_PER_PIN;
66 }
67}
68
69#define RK3368_DRV_PMU_OFFSET 0x20
70#define RK3368_DRV_GRF_OFFSET 0x200
71
72static void rk3368_calc_drv_reg_and_bit(struct rockchip_pin_bank *bank,
73 int pin_num, struct regmap **regmap,
74 int *reg, u8 *bit)
75{
76 struct rockchip_pinctrl_priv *priv = bank->priv;
77
78 /* The first 32 pins of the first bank are located in PMU */
79 if (bank->bank_num == 0) {
80 *regmap = priv->regmap_pmu;
81 *reg = RK3368_DRV_PMU_OFFSET;
82
83 *reg += ((pin_num / ROCKCHIP_DRV_PINS_PER_REG) * 4);
84 *bit = pin_num % ROCKCHIP_DRV_PINS_PER_REG;
85 *bit *= ROCKCHIP_DRV_BITS_PER_PIN;
86 } else {
87 *regmap = priv->regmap_base;
88 *reg = RK3368_DRV_GRF_OFFSET;
89
90 /* correct the offset, as we're starting with the 2nd bank */
91 *reg -= 0x10;
92 *reg += bank->bank_num * ROCKCHIP_DRV_BANK_STRIDE;
93 *reg += ((pin_num / ROCKCHIP_DRV_PINS_PER_REG) * 4);
94
95 *bit = (pin_num % ROCKCHIP_DRV_PINS_PER_REG);
96 *bit *= ROCKCHIP_DRV_BITS_PER_PIN;
97 }
98}
99
100static struct rockchip_pin_bank rk3368_pin_banks[] = {
101 PIN_BANK_IOMUX_FLAGS(0, 32, "gpio0", IOMUX_SOURCE_PMU,
102 IOMUX_SOURCE_PMU,
103 IOMUX_SOURCE_PMU,
104 IOMUX_SOURCE_PMU
105 ),
106 PIN_BANK(1, 32, "gpio1"),
107 PIN_BANK(2, 32, "gpio2"),
108 PIN_BANK(3, 32, "gpio3"),
109};
110
111static struct rockchip_pin_ctrl rk3368_pin_ctrl = {
David Wu71aede02019-04-16 21:50:54 +0800112 .pin_banks = rk3368_pin_banks,
113 .nr_banks = ARRAY_SIZE(rk3368_pin_banks),
114 .label = "RK3368-GPIO",
115 .type = RK3368,
116 .grf_mux_offset = 0x0,
117 .pmu_mux_offset = 0x0,
David Wu3dd7d6c2019-04-16 21:50:55 +0800118 .set_mux = rk3368_set_mux,
David Wu71aede02019-04-16 21:50:54 +0800119 .pull_calc_reg = rk3368_calc_pull_reg_and_bit,
120 .drv_calc_reg = rk3368_calc_drv_reg_and_bit,
David Wu5f596ae2019-01-02 21:00:55 +0800121};
122
123static const struct udevice_id rk3368_pinctrl_ids[] = {
124 {
125 .compatible = "rockchip,rk3368-pinctrl",
126 .data = (ulong)&rk3368_pin_ctrl
127 },
128 { }
129};
130
131U_BOOT_DRIVER(pinctrl_rk3368) = {
132 .name = "rockchip_rk3368_pinctrl",
133 .id = UCLASS_PINCTRL,
134 .of_match = rk3368_pinctrl_ids,
135 .priv_auto_alloc_size = sizeof(struct rockchip_pinctrl_priv),
136 .ops = &rockchip_pinctrl_ops,
137#if !CONFIG_IS_ENABLED(OF_PLATDATA)
138 .bind = dm_scan_fdt_dev,
139#endif
140 .probe = rockchip_pinctrl_probe,
141};