blob: 2cc18db9a50d7b0e816e44d3f9bc3a363a849f02 [file] [log] [blame]
Stefan Roese326c9712005-08-01 16:41:48 +02001/*
Stefan Roese3b07aeb2006-05-15 15:11:20 +02002 * (C) Copyright 2005-2006
Stefan Roese1d026382005-08-11 18:03:14 +02003 * Stefan Roese, DENX Software Engineering, sr@denx.de.
Stefan Roese326c9712005-08-01 16:41:48 +02004 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/************************************************************************
25 * yosemite.h - configuration for YOSEMITE board
26 ***********************************************************************/
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
30/*-----------------------------------------------------------------------
31 * High Level Configuration Options
32 *----------------------------------------------------------------------*/
Stefan Roese1d026382005-08-11 18:03:14 +020033#define CONFIG_YOSEMITE 1 /* Board is Yosemite */
34#define CONFIG_440EP 1 /* Specific PPC440EP support */
35#define CONFIG_4xx 1 /* ... PPC4xx family */
Stefan Roese326c9712005-08-01 16:41:48 +020036#define CONFIG_SYS_CLK_FREQ 66666666 /* external freq to pll */
37
Stefan Roese1d026382005-08-11 18:03:14 +020038#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
39#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
Stefan Roese03687752006-10-07 11:30:52 +020040#define CONFIG_BOARD_RESET 1 /* call board_reset() */
Stefan Roese1d026382005-08-11 18:03:14 +020041
Stefan Roese326c9712005-08-01 16:41:48 +020042/*-----------------------------------------------------------------------
43 * Base addresses -- Note these are effective addresses where the
44 * actual resources get mapped (not physical addresses)
45 *----------------------------------------------------------------------*/
Stefan Roese1d026382005-08-11 18:03:14 +020046#define CFG_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */
47#define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
48#define CFG_MONITOR_BASE (-CFG_MONITOR_LEN)
49#define CFG_SDRAM_BASE 0x00000000 /* _must_ be 0 */
50#define CFG_FLASH_BASE 0xfc000000 /* start of FLASH */
51#define CFG_PCI_MEMBASE 0xa0000000 /* mapped pci memory*/
52#define CFG_PCI_MEMBASE1 CFG_PCI_MEMBASE + 0x10000000
53#define CFG_PCI_MEMBASE2 CFG_PCI_MEMBASE1 + 0x10000000
54#define CFG_PCI_MEMBASE3 CFG_PCI_MEMBASE2 + 0x10000000
Stefan Roese326c9712005-08-01 16:41:48 +020055
56/*Don't change either of these*/
Stefan Roese1d026382005-08-11 18:03:14 +020057#define CFG_PERIPHERAL_BASE 0xef600000 /* internal peripherals*/
58#define CFG_PCI_BASE 0xe0000000 /* internal PCI regs*/
Stefan Roese326c9712005-08-01 16:41:48 +020059/*Don't change either of these*/
60
Stefan Roese1d026382005-08-11 18:03:14 +020061#define CFG_USB_DEVICE 0x50000000
62#define CFG_NVRAM_BASE_ADDR 0x80000000
63#define CFG_BCSR_BASE (CFG_NVRAM_BASE_ADDR | 0x2000)
64#define CFG_BOOT_BASE_ADDR 0xf0000000
Stefan Roese326c9712005-08-01 16:41:48 +020065
66/*-----------------------------------------------------------------------
67 * Initial RAM & stack pointer (placed in SDRAM)
68 *----------------------------------------------------------------------*/
Stefan Roese42fbddd2006-09-07 11:51:23 +020069#define CFG_INIT_RAM_DCACHE 1 /* d-cache as init ram */
Stefan Roese1d026382005-08-11 18:03:14 +020070#define CFG_INIT_RAM_ADDR 0x70000000 /* DCache */
71#define CFG_INIT_RAM_END (8 << 10)
72#define CFG_GBL_DATA_SIZE 256 /* num bytes initial data*/
Stefan Roese326c9712005-08-01 16:41:48 +020073#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
74#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
75
Stefan Roese326c9712005-08-01 16:41:48 +020076/*-----------------------------------------------------------------------
77 * Serial Port
78 *----------------------------------------------------------------------*/
Stefan Roese326c9712005-08-01 16:41:48 +020079#define CFG_EXT_SERIAL_CLOCK 11059200 /* use external 11.059MHz clk */
Stefan Roese1d026382005-08-11 18:03:14 +020080#define CONFIG_BAUDRATE 115200
81#define CONFIG_SERIAL_MULTI 1
Stefan Roese326c9712005-08-01 16:41:48 +020082/*define this if you want console on UART1*/
83#undef CONFIG_UART1_CONSOLE
84
85#define CFG_BAUDRATE_TABLE \
86 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
87
88/*-----------------------------------------------------------------------
Stefan Roese1d026382005-08-11 18:03:14 +020089 * Environment
Stefan Roese326c9712005-08-01 16:41:48 +020090 *----------------------------------------------------------------------*/
Stefan Roese1d026382005-08-11 18:03:14 +020091/*
92 * Define here the location of the environment variables (FLASH or EEPROM).
93 * Note: DENX encourages to use redundant environment in FLASH.
94 */
95#if 1
96#define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
97#else
98#define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
99#endif
Stefan Roese326c9712005-08-01 16:41:48 +0200100
101/*-----------------------------------------------------------------------
102 * FLASH related
103 *----------------------------------------------------------------------*/
Wolfgang Denkd06ce5d2005-08-02 17:06:17 +0200104#define CFG_FLASH_CFI /* The flash is CFI compatible */
105#define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
106#define CFG_FLASH_CFI_AMD_RESET 1 /* AMD RESET for STM 29W320DB! */
Stefan Roese326c9712005-08-01 16:41:48 +0200107
108#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
109#define CFG_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
110
111#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
112#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
113
Stefan Roese31c9ee72006-05-10 15:06:58 +0200114#define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
115
Stefan Roese326c9712005-08-01 16:41:48 +0200116#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
Stefan Roese1d026382005-08-11 18:03:14 +0200117
118#ifdef CFG_ENV_IS_IN_FLASH
119#define CFG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
120#define CFG_ENV_ADDR (CFG_MONITOR_BASE-CFG_ENV_SECT_SIZE)
121#define CFG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
122
123/* Address and size of Redundant Environment Sector */
124#define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
125#define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
126#endif /* CFG_ENV_IS_IN_FLASH */
Stefan Roese326c9712005-08-01 16:41:48 +0200127
128/*-----------------------------------------------------------------------
129 * DDR SDRAM
130 *----------------------------------------------------------------------*/
Wolfgang Denkd06ce5d2005-08-02 17:06:17 +0200131#undef CONFIG_SPD_EEPROM /* Don't use SPD EEPROM for setup */
Stefan Roese1d026382005-08-11 18:03:14 +0200132#define CFG_KBYTES_SDRAM (128 * 1024) /* 128MB */
133#define CFG_SDRAM_BANKS (2)
134
Stefan Roese326c9712005-08-01 16:41:48 +0200135
136/*-----------------------------------------------------------------------
137 * I2C
138 *----------------------------------------------------------------------*/
139#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
140#undef CONFIG_SOFT_I2C /* I2C bit-banged */
141#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
142#define CFG_I2C_SLAVE 0x7F
143
Stefan Roese326c9712005-08-01 16:41:48 +0200144#define CFG_I2C_MULTI_EEPROMS
Stefan Roese326c9712005-08-01 16:41:48 +0200145#define CFG_I2C_EEPROM_ADDR (0xa8>>1)
146#define CFG_I2C_EEPROM_ADDR_LEN 1
147#define CFG_EEPROM_PAGE_WRITE_ENABLE
148#define CFG_EEPROM_PAGE_WRITE_BITS 3
149#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
150
Stefan Roese1d026382005-08-11 18:03:14 +0200151#ifdef CFG_ENV_IS_IN_EEPROM
152#define CFG_ENV_SIZE 0x200 /* Size of Environment vars */
153#define CFG_ENV_OFFSET 0x0
154#endif /* CFG_ENV_IS_IN_EEPROM */
155
156#define CONFIG_PREBOOT "echo;" \
157 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
158 "echo"
159
160#undef CONFIG_BOOTARGS
161
162#define CONFIG_EXTRA_ENV_SETTINGS \
163 "netdev=eth0\0" \
164 "hostname=yosemite\0" \
165 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100166 "nfsroot=${serverip}:${rootpath}\0" \
Stefan Roese1d026382005-08-11 18:03:14 +0200167 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100168 "addip=setenv bootargs ${bootargs} " \
169 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
170 ":${hostname}:${netdev}:off panic=1\0" \
171 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
Stefan Roese1d026382005-08-11 18:03:14 +0200172 "flash_nfs=run nfsargs addip addtty;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100173 "bootm ${kernel_addr}\0" \
Stefan Roese1d026382005-08-11 18:03:14 +0200174 "flash_self=run ramargs addip addtty;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100175 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
176 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
Stefan Roese1d026382005-08-11 18:03:14 +0200177 "bootm\0" \
178 "rootpath=/opt/eldk/ppc_4xx\0" \
179 "bootfile=/tftpboot/yosemite/uImage\0" \
180 "kernel_addr=fc000000\0" \
Stefan Roese3b07aeb2006-05-15 15:11:20 +0200181 "ramdisk_addr=fc180000\0" \
Stefan Roese1d026382005-08-11 18:03:14 +0200182 "load=tftp 100000 /tftpboot/yosemite/u-boot.bin\0" \
183 "update=protect off fff80000 ffffffff;era fff80000 ffffffff;" \
184 "cp.b 100000 fff80000 80000;" \
185 "setenv filesize;saveenv\0" \
186 "upd=run load;run update\0" \
187 ""
188#define CONFIG_BOOTCOMMAND "run flash_self"
Stefan Roese326c9712005-08-01 16:41:48 +0200189
Stefan Roese1d026382005-08-11 18:03:14 +0200190#if 0
191#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
192#else
193#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
194#endif
195
196#define CONFIG_BAUDRATE 115200
197
198#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Stefan Roese326c9712005-08-01 16:41:48 +0200199#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
200
Stefan Roese1d026382005-08-11 18:03:14 +0200201#define CONFIG_MII 1 /* MII PHY management */
202#define CONFIG_NET_MULTI 1 /* required for netconsole */
203#define CONFIG_PHY1_ADDR 3
Stefan Roese326c9712005-08-01 16:41:48 +0200204#define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
205#define CONFIG_PHY_ADDR 1 /* PHY address, See schematics */
Stefan Roese326c9712005-08-01 16:41:48 +0200206
Stefan Roese7f98aec2005-10-20 16:34:28 +0200207#define CFG_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
208
209#define CONFIG_NETCONSOLE /* include NetConsole support */
Stefan Roese326c9712005-08-01 16:41:48 +0200210
211/* Partitions */
212#define CONFIG_MAC_PARTITION
213#define CONFIG_DOS_PARTITION
214#define CONFIG_ISO_PARTITION
215
Stefan Roeseb30f2a12005-08-08 12:42:22 +0200216#ifdef CONFIG_440EP
Stefan Roese326c9712005-08-01 16:41:48 +0200217/* USB */
218#define CONFIG_USB_OHCI
219#define CONFIG_USB_STORAGE
220
221/*Comment this out to enable USB 1.1 device*/
222#define USB_2_0_DEVICE
Stefan Roeseb30f2a12005-08-08 12:42:22 +0200223#endif /*CONFIG_440EP*/
Stefan Roese326c9712005-08-01 16:41:48 +0200224
225#ifdef DEBUG
226#define CONFIG_PANIC_HANG
227#else
228#define CONFIG_HW_WATCHDOG /* watchdog */
229#endif
230
Stefan Roese1d026382005-08-11 18:03:14 +0200231#define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
232 CFG_CMD_ASKENV | \
233 CFG_CMD_DHCP | \
234 CFG_CMD_DIAG | \
235 CFG_CMD_ELF | \
Stefan Roeseb0ff2142006-08-07 14:33:32 +0200236 CFG_CMD_EEPROM | \
Stefan Roese1d026382005-08-11 18:03:14 +0200237 CFG_CMD_I2C | \
238 CFG_CMD_IRQ | \
239 CFG_CMD_MII | \
240 CFG_CMD_NET | \
241 CFG_CMD_NFS | \
242 CFG_CMD_PCI | \
243 CFG_CMD_PING | \
244 CFG_CMD_REGINFO | \
245 CFG_CMD_SDRAM | \
Stefan Roese764784c2005-10-14 15:37:34 +0200246 CFG_CMD_FAT | \
247 CFG_CMD_EXT2 | \
Stefan Roese1d026382005-08-11 18:03:14 +0200248 CFG_CMD_USB )
Stefan Roese326c9712005-08-01 16:41:48 +0200249
Stefan Roese764784c2005-10-14 15:37:34 +0200250#define CONFIG_SUPPORT_VFAT
251
Stefan Roese326c9712005-08-01 16:41:48 +0200252/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
253#include <cmd_confdefs.h>
254
255/*
256 * Miscellaneous configurable options
257 */
258#define CFG_LONGHELP /* undef to save memory */
Stefan Roese1d026382005-08-11 18:03:14 +0200259#define CFG_PROMPT "=> " /* Monitor Command Prompt */
Stefan Roese326c9712005-08-01 16:41:48 +0200260#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
Stefan Roese1d026382005-08-11 18:03:14 +0200261#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
Stefan Roese326c9712005-08-01 16:41:48 +0200262#else
Stefan Roese1d026382005-08-11 18:03:14 +0200263#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
Stefan Roese326c9712005-08-01 16:41:48 +0200264#endif
Stefan Roese1d026382005-08-11 18:03:14 +0200265#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
266#define CFG_MAXARGS 16 /* max number of command args */
267#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
Stefan Roese326c9712005-08-01 16:41:48 +0200268
Stefan Roese1d026382005-08-11 18:03:14 +0200269#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
270#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
Stefan Roese326c9712005-08-01 16:41:48 +0200271
272#define CFG_LOAD_ADDR 0x100000 /* default load address */
Stefan Roese1d026382005-08-11 18:03:14 +0200273#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
274#define CONFIG_LYNXKDI 1 /* support kdi files */
Stefan Roese326c9712005-08-01 16:41:48 +0200275
Stefan Roese1d026382005-08-11 18:03:14 +0200276#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
Stefan Roese326c9712005-08-01 16:41:48 +0200277
Stefan Roeseb0ff2142006-08-07 14:33:32 +0200278#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
279#define CONFIG_LOOPW 1 /* enable loopw command */
280#define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
281#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
282#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
283
Stefan Roese326c9712005-08-01 16:41:48 +0200284/*-----------------------------------------------------------------------
285 * PCI stuff
286 *-----------------------------------------------------------------------
287 */
288/* General PCI */
Stefan Roese1d026382005-08-11 18:03:14 +0200289#define CONFIG_PCI /* include pci support */
290#undef CONFIG_PCI_PNP /* do (not) pci plug-and-play */
291#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
292#define CFG_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CFG_PCI_MEMBASE*/
Stefan Roese326c9712005-08-01 16:41:48 +0200293
294/* Board-specific PCI */
Stefan Roese1d026382005-08-11 18:03:14 +0200295#define CFG_PCI_PRE_INIT /* enable board pci_pre_init() */
Stefan Roese326c9712005-08-01 16:41:48 +0200296#define CFG_PCI_TARGET_INIT
297#define CFG_PCI_MASTER_INIT
298
Stefan Roese1d026382005-08-11 18:03:14 +0200299#define CFG_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
300#define CFG_PCI_SUBSYS_ID 0xcafe /* Whatever */
Stefan Roese326c9712005-08-01 16:41:48 +0200301
302/*
303 * For booting Linux, the board info and command line data
304 * have to be in the first 8 MB of memory, since this is
305 * the maximum mapped by the Linux kernel during initialization.
306 */
307#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Stefan Roese1d026382005-08-11 18:03:14 +0200308
Stefan Roese326c9712005-08-01 16:41:48 +0200309/*-----------------------------------------------------------------------
Stefan Roesec0958942007-01-13 07:59:19 +0100310 * External Bus Controller (EBC) Setup
311 *----------------------------------------------------------------------*/
312#define CFG_FLASH CFG_FLASH_BASE
313#define CFG_CPLD 0x80000000
314
315/* Memory Bank 0 (NOR-FLASH) initialization */
316#define CFG_EBC_PB0AP 0x03017300
317#define CFG_EBC_PB0CR (CFG_FLASH | 0xda000)
318
319/* Memory Bank 2 (CPLD) initialization */
320#define CFG_EBC_PB2AP 0x04814500
321#define CFG_EBC_PB2CR (CFG_CPLD | 0x18000)
322
323/*-----------------------------------------------------------------------
Stefan Roese326c9712005-08-01 16:41:48 +0200324 * Cache Configuration
325 */
Wolfgang Denk0ee70772005-09-23 11:05:55 +0200326#define CFG_DCACHE_SIZE (32<<10) /* For AMCC 440 CPUs */
Stefan Roese326c9712005-08-01 16:41:48 +0200327#define CFG_CACHELINE_SIZE 32 /* ... */
328#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
329#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
330#endif
331
332/*
333 * Internal Definitions
334 *
335 * Boot Flags
336 */
337#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
338#define BOOTFLAG_WARM 0x02 /* Software reboot */
339
340#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
341#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
342#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
343#endif
Stefan Roese1d026382005-08-11 18:03:14 +0200344
Stefan Roese326c9712005-08-01 16:41:48 +0200345#endif /* __CONFIG_H */