blob: 218e817cf3f8126415693eeb7eea40ff77698cfd [file] [log] [blame]
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001menu "x86 architecture"
2 depends on X86
3
4config SYS_ARCH
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09005 default "x86"
6
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09007choice
Simon Glass0985e102017-01-16 07:03:43 -07008 prompt "Run U-Boot in 32/64-bit mode"
9 default X86_RUN_32BIT
10 help
11 U-Boot can be built as a 32-bit binary which runs in 32-bit mode
12 even on 64-bit machines. In this case SPL is not used, and U-Boot
13 runs directly from the reset vector (via 16-bit start-up).
14
15 Alternatively it can be run as a 64-bit binary, thus requiring a
16 64-bit machine. In this case SPL runs in 32-bit mode (via 16-bit
17 start-up) then jumps to U-Boot in 64-bit mode.
18
19 For now, 32-bit mode is recommended, as 64-bit is still
20 experimental and is missing a lot of features.
21
22config X86_RUN_32BIT
23 bool "32-bit"
24 help
25 Build U-Boot as a 32-bit binary with no SPL. This is the currently
26 supported normal setup. U-Boot will stay in 32-bit mode even on
27 64-bit machines. When booting a 64-bit kernel, U-Boot will switch
28 to 64-bit just before starting the kernel. Only the bottom 4GB of
29 memory can be accessed through normal means, although
30 arch_phys_memset() can be used for basic access to other memory.
31
32config X86_RUN_64BIT
33 bool "64-bit"
34 select X86_64
Simon Glass0985e102017-01-16 07:03:43 -070035 select SPL
36 select SPL_SEPARATE_BSS
37 help
38 Build U-Boot as a 64-bit binary with a 32-bit SPL. This is
39 experimental and many features are missing. U-Boot SPL starts up,
40 runs through the 16-bit and 32-bit init, then switches to 64-bit
41 mode and jumps to U-Boot proper.
42
43endchoice
44
45config X86_64
46 bool
47
48config SPL_X86_64
49 bool
50 depends on SPL
51
52choice
Bin Meng03b341b2015-04-27 23:22:24 +080053 prompt "Mainboard vendor"
Bin Mengf9bfac12015-05-07 21:34:09 +080054 default VENDOR_EMULATION
Masahiro Yamadad3ae6782014-07-30 14:08:14 +090055
George McCollisteraedc33d2016-06-21 12:07:33 -050056config VENDOR_ADVANTECH
57 bool "advantech"
58
Stefan Roese2a0b94c2016-03-16 08:48:21 +010059config VENDOR_CONGATEC
60 bool "congatec"
61
Bin Meng03b341b2015-04-27 23:22:24 +080062config VENDOR_COREBOOT
63 bool "coreboot"
Simon Glass4a56f102015-01-27 22:13:47 -070064
Stefan Roese312dc932016-08-15 13:50:49 +020065config VENDOR_DFI
66 bool "dfi"
67
Ben Stoltzab76a472015-08-04 12:33:46 -060068config VENDOR_EFI
69 bool "efi"
70
Bin Meng2229c4c2015-05-07 21:34:08 +080071config VENDOR_EMULATION
72 bool "emulation"
73
Bin Meng03b341b2015-04-27 23:22:24 +080074config VENDOR_GOOGLE
75 bool "Google"
Simon Glass4a56f102015-01-27 22:13:47 -070076
Bin Meng03b341b2015-04-27 23:22:24 +080077config VENDOR_INTEL
78 bool "Intel"
Bin Meng8ba49fe2015-02-02 22:35:29 +080079
Masahiro Yamadad3ae6782014-07-30 14:08:14 +090080endchoice
81
Andy Shevchenko78e473b2017-02-17 16:48:58 +030082# subarchitectures-specific options below
83config INTEL_MID
84 bool "Intel MID platform support"
Felipe Balbiee2e85f2017-04-01 16:21:33 +030085 select REGMAP
86 select SYSCON
Andy Shevchenko78e473b2017-02-17 16:48:58 +030087 help
88 Select to build a U-Boot capable of supporting Intel MID
89 (Mobile Internet Device) platform systems which do not have
90 the PCI legacy interfaces.
91
92 If you are building for a PC class system say N here.
93
94 Intel MID platforms are based on an Intel processor and
95 chipset which consume less power than most of the x86
96 derivatives.
97
Bin Meng03b341b2015-04-27 23:22:24 +080098# board-specific options below
George McCollisteraedc33d2016-06-21 12:07:33 -050099source "board/advantech/Kconfig"
Stefan Roese2a0b94c2016-03-16 08:48:21 +0100100source "board/congatec/Kconfig"
Bin Meng03b341b2015-04-27 23:22:24 +0800101source "board/coreboot/Kconfig"
Stefan Roese312dc932016-08-15 13:50:49 +0200102source "board/dfi/Kconfig"
Ben Stoltz19c23fd2015-08-04 12:33:47 -0600103source "board/efi/Kconfig"
Bin Meng2229c4c2015-05-07 21:34:08 +0800104source "board/emulation/Kconfig"
Bin Meng03b341b2015-04-27 23:22:24 +0800105source "board/google/Kconfig"
106source "board/intel/Kconfig"
107
Bin Meng6e8ddec2015-04-27 23:22:25 +0800108# platform-specific options below
109source "arch/x86/cpu/baytrail/Kconfig"
Bin Meng68a070b2017-08-15 22:41:58 -0700110source "arch/x86/cpu/braswell/Kconfig"
Simon Glass71606de2016-03-11 22:07:18 -0700111source "arch/x86/cpu/broadwell/Kconfig"
Bin Meng6e8ddec2015-04-27 23:22:25 +0800112source "arch/x86/cpu/coreboot/Kconfig"
113source "arch/x86/cpu/ivybridge/Kconfig"
Bin Meng525c8612018-06-12 08:36:16 -0700114source "arch/x86/cpu/efi/Kconfig"
Bin Meng2229c4c2015-05-07 21:34:08 +0800115source "arch/x86/cpu/qemu/Kconfig"
Bin Meng6e8ddec2015-04-27 23:22:25 +0800116source "arch/x86/cpu/quark/Kconfig"
117source "arch/x86/cpu/queensbay/Kconfig"
Park, Aiden6e3cc362019-08-03 08:30:12 +0000118source "arch/x86/cpu/slimbootloader/Kconfig"
Felipe Balbie564d592017-07-06 14:41:52 +0300119source "arch/x86/cpu/tangier/Kconfig"
Bin Meng6e8ddec2015-04-27 23:22:25 +0800120
121# architecture-specific options below
122
Simon Glass85ee1652016-05-01 11:35:52 -0600123config AHCI
124 default y
125
Simon Glass838723b2015-02-11 16:32:59 -0700126config SYS_MALLOC_F_LEN
127 default 0x800
128
Simon Glass98f139b2014-11-12 22:42:10 -0700129config RAMBASE
130 hex
131 default 0x100000
132
Simon Glass98f139b2014-11-12 22:42:10 -0700133config XIP_ROM_SIZE
134 hex
Bin Meng4cf0b472015-01-06 22:14:16 +0800135 depends on X86_RESET_VECTOR
Simon Glassd9b083e2015-01-01 16:17:54 -0700136 default ROM_SIZE
Simon Glass98f139b2014-11-12 22:42:10 -0700137
138config CPU_ADDR_BITS
139 int
140 default 36
141
Simon Glass268eefd2014-11-12 22:42:28 -0700142config HPET_ADDRESS
143 hex
144 default 0xfed00000 if !HPET_ADDRESS_OVERRIDE
145
146config SMM_TSEG
147 bool
148 default n
149
150config SMM_TSEG_SIZE
151 hex
152
Bin Menga11937c2015-01-06 22:14:15 +0800153config X86_RESET_VECTOR
154 bool
155 default n
Masahiro Yamada87247af2017-10-17 13:42:44 +0900156 select BINMAN
Bin Menga11937c2015-01-06 22:14:15 +0800157
Simon Glass095a8632017-01-16 07:03:44 -0700158# The following options control where the 16-bit and 32-bit init lies
159# If SPL is enabled then it normally holds this init code, and U-Boot proper
160# is normally a 64-bit build.
161#
162# The 16-bit init refers to the reset vector and the small amount of code to
163# get the processor into 32-bit mode. It may be in SPL or in U-Boot proper,
164# or missing altogether if U-Boot is started from EFI or coreboot.
165#
166# The 32-bit init refers to processor init, running binary blobs including
167# FSP, setting up interrupts and anything else that needs to be done in
168# 32-bit code. It is normally in the same place as 16-bit init if that is
169# enabled (i.e. they are both in SPL, or both in U-Boot proper).
170config X86_16BIT_INIT
171 bool
172 depends on X86_RESET_VECTOR
173 default y if X86_RESET_VECTOR && !SPL
174 help
175 This is enabled when 16-bit init is in U-Boot proper
176
177config SPL_X86_16BIT_INIT
178 bool
179 depends on X86_RESET_VECTOR
Simon Glass71bc4c62019-04-25 21:58:46 -0600180 default y if X86_RESET_VECTOR && SPL && !TPL
Simon Glass095a8632017-01-16 07:03:44 -0700181 help
182 This is enabled when 16-bit init is in SPL
183
Simon Glass71bc4c62019-04-25 21:58:46 -0600184config TPL_X86_16BIT_INIT
185 bool
186 depends on X86_RESET_VECTOR
187 default y if X86_RESET_VECTOR && TPL
188 help
189 This is enabled when 16-bit init is in TPL
190
Simon Glass095a8632017-01-16 07:03:44 -0700191config X86_32BIT_INIT
192 bool
193 depends on X86_RESET_VECTOR
194 default y if X86_RESET_VECTOR && !SPL
195 help
196 This is enabled when 32-bit init is in U-Boot proper
197
198config SPL_X86_32BIT_INIT
199 bool
200 depends on X86_RESET_VECTOR
201 default y if X86_RESET_VECTOR && SPL
202 help
203 This is enabled when 32-bit init is in SPL
204
Bin Meng51b0f622015-06-07 11:33:12 +0800205config RESET_SEG_START
206 hex
207 depends on X86_RESET_VECTOR
208 default 0xffff0000
209
210config RESET_SEG_SIZE
211 hex
212 depends on X86_RESET_VECTOR
213 default 0x10000
214
215config RESET_VEC_LOC
216 hex
217 depends on X86_RESET_VECTOR
218 default 0xfffffff0
219
Bin Menga11937c2015-01-06 22:14:15 +0800220config SYS_X86_START16
221 hex
222 depends on X86_RESET_VECTOR
223 default 0xfffff800
224
Andy Shevchenko2ae7da02017-02-05 16:52:00 +0300225config X86_LOAD_FROM_32_BIT
226 bool "Boot from a 32-bit program"
227 help
228 Define this to boot U-Boot from a 32-bit program which sets
229 the GDT differently. This can be used to boot directly from
230 any stage of coreboot, for example, bypassing the normal
231 payload-loading feature.
232
Bin Mengc191ab72014-12-12 21:05:19 +0800233config BOARD_ROMSIZE_KB_512
234 bool
235config BOARD_ROMSIZE_KB_1024
236 bool
237config BOARD_ROMSIZE_KB_2048
238 bool
239config BOARD_ROMSIZE_KB_4096
240 bool
241config BOARD_ROMSIZE_KB_8192
242 bool
243config BOARD_ROMSIZE_KB_16384
244 bool
245
246choice
247 prompt "ROM chip size"
Bin Meng4cf0b472015-01-06 22:14:16 +0800248 depends on X86_RESET_VECTOR
Bin Mengc191ab72014-12-12 21:05:19 +0800249 default UBOOT_ROMSIZE_KB_512 if BOARD_ROMSIZE_KB_512
250 default UBOOT_ROMSIZE_KB_1024 if BOARD_ROMSIZE_KB_1024
251 default UBOOT_ROMSIZE_KB_2048 if BOARD_ROMSIZE_KB_2048
252 default UBOOT_ROMSIZE_KB_4096 if BOARD_ROMSIZE_KB_4096
253 default UBOOT_ROMSIZE_KB_8192 if BOARD_ROMSIZE_KB_8192
254 default UBOOT_ROMSIZE_KB_16384 if BOARD_ROMSIZE_KB_16384
255 help
256 Select the size of the ROM chip you intend to flash U-Boot on.
257
258 The build system will take care of creating a u-boot.rom file
259 of the matching size.
260
261config UBOOT_ROMSIZE_KB_512
262 bool "512 KB"
263 help
264 Choose this option if you have a 512 KB ROM chip.
265
266config UBOOT_ROMSIZE_KB_1024
267 bool "1024 KB (1 MB)"
268 help
269 Choose this option if you have a 1024 KB (1 MB) ROM chip.
270
271config UBOOT_ROMSIZE_KB_2048
272 bool "2048 KB (2 MB)"
273 help
274 Choose this option if you have a 2048 KB (2 MB) ROM chip.
275
276config UBOOT_ROMSIZE_KB_4096
277 bool "4096 KB (4 MB)"
278 help
279 Choose this option if you have a 4096 KB (4 MB) ROM chip.
280
281config UBOOT_ROMSIZE_KB_8192
282 bool "8192 KB (8 MB)"
283 help
284 Choose this option if you have a 8192 KB (8 MB) ROM chip.
285
286config UBOOT_ROMSIZE_KB_16384
287 bool "16384 KB (16 MB)"
288 help
289 Choose this option if you have a 16384 KB (16 MB) ROM chip.
290
291endchoice
292
293# Map the config names to an integer (KB).
294config UBOOT_ROMSIZE_KB
295 int
296 default 512 if UBOOT_ROMSIZE_KB_512
297 default 1024 if UBOOT_ROMSIZE_KB_1024
298 default 2048 if UBOOT_ROMSIZE_KB_2048
299 default 4096 if UBOOT_ROMSIZE_KB_4096
300 default 8192 if UBOOT_ROMSIZE_KB_8192
301 default 16384 if UBOOT_ROMSIZE_KB_16384
302
303# Map the config names to a hex value (bytes).
Simon Glass6622b342014-11-12 22:42:08 -0700304config ROM_SIZE
305 hex
Bin Mengc191ab72014-12-12 21:05:19 +0800306 default 0x80000 if UBOOT_ROMSIZE_KB_512
307 default 0x100000 if UBOOT_ROMSIZE_KB_1024
308 default 0x200000 if UBOOT_ROMSIZE_KB_2048
309 default 0x400000 if UBOOT_ROMSIZE_KB_4096
310 default 0x800000 if UBOOT_ROMSIZE_KB_8192
311 default 0xc00000 if UBOOT_ROMSIZE_KB_12288
312 default 0x1000000 if UBOOT_ROMSIZE_KB_16384
Simon Glass6622b342014-11-12 22:42:08 -0700313
314config HAVE_INTEL_ME
315 bool "Platform requires Intel Management Engine"
316 help
317 Newer higher-end devices have an Intel Management Engine (ME)
318 which is a very large binary blob (typically 1.5MB) which is
319 required for the platform to work. This enforces a particular
320 SPI flash format. You will need to supply the me.bin file in
321 your board directory.
322
Simon Glass268eefd2014-11-12 22:42:28 -0700323config X86_RAMTEST
324 bool "Perform a simple RAM test after SDRAM initialisation"
325 help
326 If there is something wrong with SDRAM then the platform will
327 often crash within U-Boot or the kernel. This option enables a
328 very simple RAM test that quickly checks whether the SDRAM seems
329 to work correctly. It is not exhaustive but can save time by
330 detecting obvious failures.
331
Stefan Roesef8cc43a2017-03-30 12:58:10 +0200332config FLASH_DESCRIPTOR_FILE
333 string "Flash descriptor binary filename"
334 depends on HAVE_INTEL_ME
335 default "descriptor.bin"
336 help
337 The filename of the file to use as flash descriptor in the
338 board directory.
339
340config INTEL_ME_FILE
341 string "Intel Management Engine binary filename"
342 depends on HAVE_INTEL_ME
343 default "me.bin"
344 help
345 The filename of the file to use as Intel Management Engine in the
346 board directory.
347
Park, Aiden6e3cc362019-08-03 08:30:12 +0000348config USE_HOB
349 bool "Use HOB (Hand-Off Block)"
350 help
351 Select this option to access HOB (Hand-Off Block) data structures
352 and parse HOBs. This HOB infra structure can be reused with
353 different solutions across different platforms.
354
Simon Glass45c083b2015-01-27 22:13:41 -0700355config HAVE_FSP
356 bool "Add an Firmware Support Package binary"
Simon Glass2b6d80b2015-08-04 12:34:00 -0600357 depends on !EFI
Park, Aiden6e3cc362019-08-03 08:30:12 +0000358 select USE_HOB
Simon Glass45c083b2015-01-27 22:13:41 -0700359 help
360 Select this option to add an Firmware Support Package binary to
361 the resulting U-Boot image. It is a binary blob which U-Boot uses
362 to set up SDRAM and other chipset specific initialization.
363
364 Note: Without this binary U-Boot will not be able to set up its
365 SDRAM so will not boot.
366
367config FSP_FILE
368 string "Firmware Support Package binary filename"
369 depends on HAVE_FSP
370 default "fsp.bin"
371 help
372 The filename of the file to use as Firmware Support Package binary
373 in the board directory.
374
375config FSP_ADDR
376 hex "Firmware Support Package binary location"
377 depends on HAVE_FSP
378 default 0xfffc0000
379 help
380 FSP is not Position Independent Code (PIC) and the whole FSP has to
381 be rebased if it is placed at a location which is different from the
382 perferred base address specified during the FSP build. Use Intel's
383 Binary Configuration Tool (BCT) to do the rebase.
384
385 The default base address of 0xfffc0000 indicates that the binary must
386 be located at offset 0xc0000 from the beginning of a 1MB flash device.
387
388config FSP_TEMP_RAM_ADDR
389 hex
Bin Meng51887c32015-06-01 21:07:23 +0800390 depends on HAVE_FSP
Simon Glass45c083b2015-01-27 22:13:41 -0700391 default 0x2000000
392 help
Bin Meng73574dc2015-08-20 06:40:20 -0700393 Stack top address which is used in fsp_init() after DRAM is ready and
Simon Glass45c083b2015-01-27 22:13:41 -0700394 CAR is disabled.
395
Bin Meng12440cd2015-08-20 06:40:19 -0700396config FSP_SYS_MALLOC_F_LEN
397 hex
398 depends on HAVE_FSP
399 default 0x100000
400 help
401 Additional size of malloc() pool before relocation.
402
Bin Mengf9a61892015-12-10 22:03:01 -0800403config FSP_USE_UPD
404 bool
405 depends on HAVE_FSP
406 default y
407 help
408 Most FSPs use UPD data region for some FSP customization. But there
409 are still some FSPs that might not even have UPD. For such FSPs,
410 override this to n in their platform Kconfig files.
411
Bin Meng4c836c92016-02-17 00:16:23 -0800412config FSP_BROKEN_HOB
413 bool
414 depends on HAVE_FSP
415 help
416 Indicate some buggy FSPs that does not report memory used by FSP
417 itself as reserved in the resource descriptor HOB. Select this to
418 tell U-Boot to do some additional work to ensure U-Boot relocation
419 do not overwrite the important boot service data which is used by
420 FSP, otherwise the subsequent call to fsp_notify() will fail.
421
Bin Meng0ffd7e52015-10-11 21:37:35 -0700422config ENABLE_MRC_CACHE
423 bool "Enable MRC cache"
424 depends on !EFI && !SYS_COREBOOT
425 help
426 Enable this feature to cause MRC data to be cached in NV storage
427 to be used for speeding up boot time on future reboots and/or
428 power cycles.
429
Bin Meng5e842af2016-05-22 01:45:27 -0700430 For platforms that use Intel FSP for the memory initialization,
431 please check FSP output HOB via U-Boot command 'fsp hob' to see
432 if there is FSP_NON_VOLATILE_STORAGE_HOB_GUID (asm/fsp/fsp_hob.h).
Vagrant Cascadian973c0992019-05-03 14:28:37 -0800433 If such GUID does not exist, MRC cache is not available on such
Bin Meng5e842af2016-05-22 01:45:27 -0700434 platform (eg: Intel Queensbay), which means selecting this option
435 here does not make any difference.
436
Simon Glassd4e90742016-03-11 22:07:08 -0700437config HAVE_MRC
438 bool "Add a System Agent binary"
439 depends on !HAVE_FSP
440 help
441 Select this option to add a System Agent binary to
442 the resulting U-Boot image. MRC stands for Memory Reference Code.
443 It is a binary blob which U-Boot uses to set up SDRAM.
444
445 Note: Without this binary U-Boot will not be able to set up its
446 SDRAM so will not boot.
447
448config CACHE_MRC_BIN
449 bool
450 depends on HAVE_MRC
451 default n
452 help
453 Enable caching for the memory reference code binary. This uses an
454 MTRR (memory type range register) to turn on caching for the section
455 of SPI flash that contains the memory reference code. This makes
456 SDRAM init run faster.
457
458config CACHE_MRC_SIZE_KB
459 int
460 depends on HAVE_MRC
461 default 512
462 help
463 Sets the size of the cached area for the memory reference code.
464 This ends at the end of SPI flash (address 0xffffffff) and is
465 measured in KB. Typically this is set to 512, providing for 0.5MB
466 of cached space.
467
468config DCACHE_RAM_BASE
469 hex
470 depends on HAVE_MRC
471 help
472 Sets the base of the data cache area in memory space. This is the
473 start address of the cache-as-RAM (CAR) area and the address varies
474 depending on the CPU. Once CAR is set up, read/write memory becomes
475 available at this address and can be used temporarily until SDRAM
476 is working.
477
478config DCACHE_RAM_SIZE
479 hex
480 depends on HAVE_MRC
481 default 0x40000
482 help
483 Sets the total size of the data cache area in memory space. This
484 sets the size of the cache-as-RAM (CAR) area. Note that much of the
485 CAR space is required by the MRC. The CAR space available to U-Boot
486 is normally at the start and typically extends to 1/4 or 1/2 of the
487 available size.
488
489config DCACHE_RAM_MRC_VAR_SIZE
490 hex
491 depends on HAVE_MRC
492 help
493 This is the amount of CAR (Cache as RAM) reserved for use by the
494 memory reference code. This depends on the implementation of the
495 memory reference code and must be set correctly or the board will
496 not boot.
497
Simon Glassecae7fd2016-03-11 22:07:16 -0700498config HAVE_REFCODE
499 bool "Add a Reference Code binary"
500 help
501 Select this option to add a Reference Code binary to the resulting
502 U-Boot image. This is an Intel binary blob that handles system
503 initialisation, in this case the PCH and System Agent.
504
505 Note: Without this binary (on platforms that need it such as
506 broadwell) U-Boot will be missing some critical setup steps.
507 Various peripherals may fail to work.
508
Simon Glassa9a44262015-04-29 22:25:59 -0600509config SMP
510 bool "Enable Symmetric Multiprocessing"
511 default n
512 help
513 Enable use of more than one CPU in U-Boot and the Operating System
514 when loaded. Each CPU will be started up and information can be
515 obtained using the 'cpu' command. If this option is disabled, then
516 only one CPU will be enabled regardless of the number of CPUs
517 available.
518
Bin Meng6bd24462015-06-12 14:52:23 +0800519config MAX_CPUS
520 int "Maximum number of CPUs permitted"
521 depends on SMP
522 default 4
523 help
524 When using multi-CPU chips it is possible for U-Boot to start up
525 more than one CPU. The stack memory used by all of these CPUs is
526 pre-allocated so at present U-Boot wants to know the maximum
527 number of CPUs that may be present. Set this to at least as high
528 as the number of CPUs in your system (it uses about 4KB of RAM for
529 each CPU).
530
Simon Glassa9a44262015-04-29 22:25:59 -0600531config AP_STACK_SIZE
532 hex
Bin Meng5ec10582015-06-12 14:52:22 +0800533 depends on SMP
Simon Glassa9a44262015-04-29 22:25:59 -0600534 default 0x1000
535 help
536 Each additional CPU started by U-Boot requires its own stack. This
537 option sets the stack size used by each CPU and directly affects
538 the memory used by this initialisation process. Typically 4KB is
539 enough space.
540
Bin Meng842c31e2017-08-17 01:10:42 -0700541config CPU_INTEL_TURBO_NOT_PACKAGE_SCOPED
542 bool
543 help
544 This option indicates that the turbo mode setting is not package
545 scoped. i.e. turbo_enable() needs to be called on not just the
546 bootstrap processor (BSP).
547
Bin Meng4de38862015-07-06 16:31:33 +0800548config HAVE_VGA_BIOS
549 bool "Add a VGA BIOS image"
550 help
551 Select this option if you have a VGA BIOS image that you would
552 like to add to your ROM.
553
554config VGA_BIOS_FILE
555 string "VGA BIOS image filename"
556 depends on HAVE_VGA_BIOS
557 default "vga.bin"
558 help
559 The filename of the VGA BIOS image in the board directory.
560
561config VGA_BIOS_ADDR
562 hex "VGA BIOS image location"
563 depends on HAVE_VGA_BIOS
564 default 0xfff90000
565 help
566 The location of VGA BIOS image in the SPI flash. For example, base
567 address of 0xfff90000 indicates that the image will be put at offset
568 0x90000 from the beginning of a 1MB flash device.
569
Bin Meng61dc3e22017-08-15 22:41:53 -0700570config HAVE_VBT
571 bool "Add a Video BIOS Table (VBT) image"
572 depends on HAVE_FSP
573 help
574 Select this option if you have a Video BIOS Table (VBT) image that
575 you would like to add to your ROM. This is normally required if you
576 are using an Intel FSP firmware that is complaint with spec 1.1 or
577 later to initialize the integrated graphics device (IGD).
578
579 Video BIOS Table, or VBT, provides platform and board specific
580 configuration information to the driver that is not discoverable
581 or available through other means. By other means the most used
582 method here is to read EDID table from the attached monitor, over
583 Display Data Channel (DDC) using two pin I2C serial interface. VBT
584 configuration is related to display hardware and is available via
585 the ACPI OpRegion or, on older systems, in the PCI ROM (Option ROM).
586
587config VBT_FILE
588 string "Video BIOS Table (VBT) image filename"
589 depends on HAVE_VBT
590 default "vbt.bin"
591 help
592 The filename of the file to use as Video BIOS Table (VBT) image
593 in the board directory.
594
595config VBT_ADDR
596 hex "Video BIOS Table (VBT) image location"
597 depends on HAVE_VBT
598 default 0xfff90000
599 help
600 The location of Video BIOS Table (VBT) image in the SPI flash. For
601 example, base address of 0xfff90000 indicates that the image will
602 be put at offset 0x90000 from the beginning of a 1MB flash device.
603
Bin Meng1b35bc52017-08-15 22:41:56 -0700604config VIDEO_FSP
605 bool "Enable FSP framebuffer driver support"
606 depends on HAVE_VBT && DM_VIDEO
607 help
608 Turn on this option to enable a framebuffer driver when U-Boot is
609 using Video BIOS Table (VBT) image for FSP firmware to initialize
610 the integrated graphics device.
611
Andy Shevchenkoa364e622017-07-28 20:02:15 +0300612config ROM_TABLE_ADDR
613 hex
614 default 0xf0000
615 help
616 All x86 tables happen to like the address range from 0x0f0000
617 to 0x100000. We use 0xf0000 as the starting address to store
618 those tables, including PIRQ routing table, Multi-Processor
619 table and ACPI table.
620
621config ROM_TABLE_SIZE
622 hex
623 default 0x10000
624
Bin Meng45236ad2015-04-24 18:10:05 +0800625menu "System tables"
Bin Mengfd53d3c2015-08-13 00:29:13 -0700626 depends on !EFI && !SYS_COREBOOT
Bin Meng45236ad2015-04-24 18:10:05 +0800627
628config GENERATE_PIRQ_TABLE
629 bool "Generate a PIRQ table"
630 default n
631 help
632 Generate a PIRQ routing table for this board. The PIRQ routing table
633 is generated by U-Boot in the system memory from 0xf0000 to 0xfffff
634 at every 16-byte boundary with a PCI IRQ routing signature ("$PIR").
635 It specifies the interrupt router information as well how all the PCI
636 devices' interrupt pins are wired to PIRQs.
637
Simon Glass07e922a2015-04-28 20:25:10 -0600638config GENERATE_SFI_TABLE
639 bool "Generate a SFI (Simple Firmware Interface) table"
640 help
641 The Simple Firmware Interface (SFI) provides a lightweight method
642 for platform firmware to pass information to the operating system
643 via static tables in memory. Kernel SFI support is required to
644 boot on SFI-only platforms. If you have ACPI tables then these are
645 used instead.
646
647 U-Boot writes this table in write_sfi_table() just before booting
648 the OS.
649
650 For more information, see http://simplefirmware.org
651
Bin Mengc4f407e2015-06-23 12:18:52 +0800652config GENERATE_MP_TABLE
653 bool "Generate an MP (Multi-Processor) table"
654 default n
655 help
656 Generate an MP (Multi-Processor) table for this board. The MP table
657 provides a way for the operating system to support for symmetric
658 multiprocessing as well as symmetric I/O interrupt handling with
659 the local APIC and I/O APIC.
660
Saket Sinha331141a2015-08-22 12:20:55 +0530661config GENERATE_ACPI_TABLE
662 bool "Generate an ACPI (Advanced Configuration and Power Interface) table"
663 default n
Miao Yan4fcd7f22016-05-22 19:37:14 -0700664 select QFW if QEMU
Saket Sinha331141a2015-08-22 12:20:55 +0530665 help
666 The Advanced Configuration and Power Interface (ACPI) specification
667 provides an open standard for device configuration and management
668 by the operating system. It defines platform-independent interfaces
669 for configuration and power management monitoring.
670
Bin Meng45236ad2015-04-24 18:10:05 +0800671endmenu
672
Bin Mengab702be2017-04-21 07:24:28 -0700673config HAVE_ACPI_RESUME
674 bool "Enable ACPI S3 resume"
Bin Meng21340ed2017-10-18 18:20:55 -0700675 select ENABLE_MRC_CACHE
Bin Mengab702be2017-04-21 07:24:28 -0700676 help
677 Select this to enable ACPI S3 resume. S3 is an ACPI-defined sleeping
678 state where all system context is lost except system memory. U-Boot
679 is responsible for restoring the machine state as it was before sleep.
680 It needs restore the memory controller, without overwriting memory
681 which is not marked as reserved. For the peripherals which lose their
682 registers, U-Boot needs to write the original value. When everything
683 is done, U-Boot needs to find out the wakeup vector provided by OSes
684 and jump there.
685
Bin Meng62a8f7d2017-04-21 07:24:46 -0700686config S3_VGA_ROM_RUN
687 bool "Re-run VGA option ROMs on S3 resume"
688 depends on HAVE_ACPI_RESUME
Bin Meng62a8f7d2017-04-21 07:24:46 -0700689 help
690 Execute VGA option ROMs in U-Boot when resuming from S3. Normally
691 this is needed when graphics console is being used in the kernel.
692
693 Turning it off can reduce some resume time, but be aware that your
694 graphics console won't work without VGA options ROMs. Set it to N
695 if your kernel is only on a serial console.
696
Bin Meng212c7b22017-04-21 07:24:34 -0700697config STACK_SIZE
698 hex
699 depends on HAVE_ACPI_RESUME
700 default 0x1000
701 help
702 Estimated U-Boot's runtime stack size that needs to be reserved
703 during an ACPI S3 resume.
704
Bin Meng45236ad2015-04-24 18:10:05 +0800705config MAX_PIRQ_LINKS
706 int
707 default 8
708 help
709 This variable specifies the number of PIRQ interrupt links which are
710 routable. On most older chipsets, this is 4, PIRQA through PIRQD.
711 Some newer chipsets offer more than four links, commonly up to PIRQH.
712
713config IRQ_SLOT_COUNT
714 int
715 default 128
716 help
717 U-Boot can support up to 254 IRQ slot info in the PIRQ routing table
718 which in turns forms a table of exact 4KiB. The default value 128
719 should be enough for most boards. If this does not fit your board,
720 change it according to your needs.
721
Simon Glass461cebf2015-01-27 22:13:33 -0700722config PCIE_ECAM_BASE
723 hex
Bin Mengd11c1b22015-02-02 21:25:09 +0800724 default 0xe0000000
Simon Glass461cebf2015-01-27 22:13:33 -0700725 help
726 This is the memory-mapped address of PCI configuration space, which
727 is only available through the Enhanced Configuration Access
728 Mechanism (ECAM) with PCI Express. It can be set up almost
729 anywhere. Before it is set up, it is possible to access PCI
730 configuration space through I/O access, but memory access is more
731 convenient. Using this, PCI can be scanned and configured. This
732 should be set to a region that does not conflict with memory
733 assigned to PCI devices - i.e. the memory and prefetch regions, as
734 passed to pci_set_region().
735
Bin Mengcf40bd42015-07-22 01:21:15 -0700736config PCIE_ECAM_SIZE
737 hex
738 default 0x10000000
739 help
740 This is the size of memory-mapped address of PCI configuration space,
741 which is only available through the Enhanced Configuration Access
742 Mechanism (ECAM) with PCI Express. Each bus consumes 1 MiB memory,
743 so a default 0x10000000 size covers all of the 256 buses which is the
744 maximum number of PCI buses as defined by the PCI specification.
745
Bin Meng70e41942015-10-22 19:13:31 -0700746config I8259_PIC
Bin Mengcda8aab2018-11-29 19:57:22 -0800747 bool "Enable Intel 8259 compatible interrupt controller"
Bin Meng70e41942015-10-22 19:13:31 -0700748 default y
749 help
750 Intel 8259 ISA compatible chipset incorporates two 8259 (master and
751 slave) interrupt controllers. Include this to have U-Boot set up
752 the interrupt correctly.
753
Hannes Schmelzerd18df3c2018-11-18 23:19:43 +0100754config APIC
Bin Mengcda8aab2018-11-29 19:57:22 -0800755 bool "Enable Intel Advanced Programmable Interrupt Controller"
Hannes Schmelzerd18df3c2018-11-18 23:19:43 +0100756 default y
757 help
758 The (A)dvanced (P)rogrammable (I)nterrupt (C)ontroller is responsible
759 for catching interrupts and distributing them to one or more CPU
760 cores. In most cases there are some LAPICs (local) for each core and
761 one I/O APIC. This conjunction is found on most modern x86 systems.
762
Bin Mengc253c3f2018-06-10 06:25:01 -0700763config PINCTRL_ICH6
764 bool
765 help
766 Intel ICH6 compatible chipset pinctrl driver. It needs to work
767 together with the ICH6 compatible gpio driver.
768
Bin Meng70e41942015-10-22 19:13:31 -0700769config I8254_TIMER
770 bool
771 default y
772 help
773 Intel 8254 timer contains three counters which have fixed uses.
774 Include this to have U-Boot set up the timer correctly.
775
Bin Meng96030fa2016-02-28 23:54:50 -0800776config SEABIOS
777 bool "Support booting SeaBIOS"
778 help
779 SeaBIOS is an open source implementation of a 16-bit X86 BIOS.
780 It can run in an emulator or natively on X86 hardware with the use
781 of coreboot/U-Boot. By turning on this option, U-Boot prepares
782 all the configuration tables that are necessary to boot SeaBIOS.
783
784 Check http://www.seabios.org/SeaBIOS for details.
785
Bin Meng322ec3e2016-05-11 07:44:59 -0700786config HIGH_TABLE_SIZE
787 hex "Size of configuration tables which reside in high memory"
788 default 0x10000
789 depends on SEABIOS
790 help
791 SeaBIOS itself resides in E seg and F seg, where U-Boot puts all
792 configuration tables like PIRQ/MP/ACPI. To avoid conflicts, U-Boot
793 puts a copy of configuration tables in high memory region which
794 is reserved on the stack before relocation. The region size is
795 determined by this option.
796
797 Increse it if the default size does not fit the board's needs.
798 This is most likely due to a large ACPI DSDT table is used.
799
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900800endmenu