blob: 4ceeae623de49f7b19d0ec28fa27de635ba19180 [file] [log] [blame]
Vignesh R3a8c62c2019-02-05 11:29:17 +05301// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright (C) 2014 Freescale Semiconductor, Inc.
4 * Synced from Linux v4.19
5 */
6
7#ifndef __LINUX_MTD_SPI_NOR_H
8#define __LINUX_MTD_SPI_NOR_H
9
Patrick Delaunay98385382021-09-22 18:29:08 +020010#include <mtd.h>
Vignesh R3a8c62c2019-02-05 11:29:17 +053011#include <linux/bitops.h>
12#include <linux/mtd/cfi.h>
13#include <linux/mtd/mtd.h>
14
15/*
16 * Manufacturer IDs
17 *
18 * The first byte returned from the flash after sending opcode SPINOR_OP_RDID.
19 * Sometimes these are the same as CFI IDs, but sometimes they aren't.
20 */
21#define SNOR_MFR_ATMEL CFI_MFR_ATMEL
22#define SNOR_MFR_GIGADEVICE 0xc8
23#define SNOR_MFR_INTEL CFI_MFR_INTEL
24#define SNOR_MFR_ST CFI_MFR_ST /* ST Micro <--> Micron */
25#define SNOR_MFR_MICRON CFI_MFR_MICRON /* ST Micro <--> Micron */
Jagan Teki355db102020-04-20 15:36:06 +053026#define SNOR_MFR_ISSI CFI_MFR_PMC
Vignesh R3a8c62c2019-02-05 11:29:17 +053027#define SNOR_MFR_MACRONIX CFI_MFR_MACRONIX
28#define SNOR_MFR_SPANSION CFI_MFR_AMD
29#define SNOR_MFR_SST CFI_MFR_SST
30#define SNOR_MFR_WINBOND 0xef /* Also used by some Spansion */
Takahiro Kuwano53b9da52021-06-29 15:00:56 +090031#define SNOR_MFR_CYPRESS 0x34
Vignesh R3a8c62c2019-02-05 11:29:17 +053032
33/*
34 * Note on opcode nomenclature: some opcodes have a format like
35 * SPINOR_OP_FUNCTION{4,}_x_y_z. The numbers x, y, and z stand for the number
36 * of I/O lines used for the opcode, address, and data (respectively). The
37 * FUNCTION has an optional suffix of '4', to represent an opcode which
38 * requires a 4-byte (32-bit) address.
39 */
40
41/* Flash opcodes. */
42#define SPINOR_OP_WREN 0x06 /* Write enable */
43#define SPINOR_OP_RDSR 0x05 /* Read status register */
44#define SPINOR_OP_WRSR 0x01 /* Write status register 1 byte */
45#define SPINOR_OP_RDSR2 0x3f /* Read status register 2 */
46#define SPINOR_OP_WRSR2 0x3e /* Write status register 2 */
47#define SPINOR_OP_READ 0x03 /* Read data bytes (low frequency) */
48#define SPINOR_OP_READ_FAST 0x0b /* Read data bytes (high frequency) */
49#define SPINOR_OP_READ_1_1_2 0x3b /* Read data bytes (Dual Output SPI) */
50#define SPINOR_OP_READ_1_2_2 0xbb /* Read data bytes (Dual I/O SPI) */
51#define SPINOR_OP_READ_1_1_4 0x6b /* Read data bytes (Quad Output SPI) */
52#define SPINOR_OP_READ_1_4_4 0xeb /* Read data bytes (Quad I/O SPI) */
Bin Meng090d7622021-01-06 20:58:54 +080053#define SPINOR_OP_READ_1_1_8 0x8b /* Read data bytes (Octal Output SPI) */
54#define SPINOR_OP_READ_1_8_8 0xcb /* Read data bytes (Octal I/O SPI) */
Vignesh R3a8c62c2019-02-05 11:29:17 +053055#define SPINOR_OP_PP 0x02 /* Page program (up to 256 bytes) */
56#define SPINOR_OP_PP_1_1_4 0x32 /* Quad page program */
57#define SPINOR_OP_PP_1_4_4 0x38 /* Quad page program */
Bin Meng090d7622021-01-06 20:58:54 +080058#define SPINOR_OP_PP_1_1_8 0x82 /* Octal page program */
59#define SPINOR_OP_PP_1_8_8 0xc2 /* Octal page program */
Vignesh R3a8c62c2019-02-05 11:29:17 +053060#define SPINOR_OP_BE_4K 0x20 /* Erase 4KiB block */
61#define SPINOR_OP_BE_4K_PMC 0xd7 /* Erase 4KiB block on PMC chips */
62#define SPINOR_OP_BE_32K 0x52 /* Erase 32KiB block */
63#define SPINOR_OP_CHIP_ERASE 0xc7 /* Erase whole flash chip */
64#define SPINOR_OP_SE 0xd8 /* Sector erase (usually 64KiB) */
65#define SPINOR_OP_RDID 0x9f /* Read JEDEC ID */
66#define SPINOR_OP_RDSFDP 0x5a /* Read SFDP */
67#define SPINOR_OP_RDCR 0x35 /* Read configuration register */
68#define SPINOR_OP_RDFSR 0x70 /* Read flag status register */
69#define SPINOR_OP_CLFSR 0x50 /* Clear flag status register */
70#define SPINOR_OP_RDEAR 0xc8 /* Read Extended Address Register */
71#define SPINOR_OP_WREAR 0xc5 /* Write Extended Address Register */
Pratyush Yadav46103502021-06-26 00:47:24 +053072#define SPINOR_OP_SRSTEN 0x66 /* Software Reset Enable */
73#define SPINOR_OP_SRST 0x99 /* Software Reset */
Vignesh R3a8c62c2019-02-05 11:29:17 +053074
75/* 4-byte address opcodes - used on Spansion and some Macronix flashes. */
76#define SPINOR_OP_READ_4B 0x13 /* Read data bytes (low frequency) */
77#define SPINOR_OP_READ_FAST_4B 0x0c /* Read data bytes (high frequency) */
78#define SPINOR_OP_READ_1_1_2_4B 0x3c /* Read data bytes (Dual Output SPI) */
79#define SPINOR_OP_READ_1_2_2_4B 0xbc /* Read data bytes (Dual I/O SPI) */
80#define SPINOR_OP_READ_1_1_4_4B 0x6c /* Read data bytes (Quad Output SPI) */
81#define SPINOR_OP_READ_1_4_4_4B 0xec /* Read data bytes (Quad I/O SPI) */
Bin Meng090d7622021-01-06 20:58:54 +080082#define SPINOR_OP_READ_1_1_8_4B 0x7c /* Read data bytes (Octal Output SPI) */
83#define SPINOR_OP_READ_1_8_8_4B 0xcc /* Read data bytes (Octal I/O SPI) */
Vignesh R3a8c62c2019-02-05 11:29:17 +053084#define SPINOR_OP_PP_4B 0x12 /* Page program (up to 256 bytes) */
85#define SPINOR_OP_PP_1_1_4_4B 0x34 /* Quad page program */
86#define SPINOR_OP_PP_1_4_4_4B 0x3e /* Quad page program */
Bin Meng090d7622021-01-06 20:58:54 +080087#define SPINOR_OP_PP_1_1_8_4B 0x84 /* Octal page program */
88#define SPINOR_OP_PP_1_8_8_4B 0x8e /* Octal page program */
Vignesh R3a8c62c2019-02-05 11:29:17 +053089#define SPINOR_OP_BE_4K_4B 0x21 /* Erase 4KiB block */
90#define SPINOR_OP_BE_32K_4B 0x5c /* Erase 32KiB block */
91#define SPINOR_OP_SE_4B 0xdc /* Sector erase (usually 64KiB) */
92
93/* Double Transfer Rate opcodes - defined in JEDEC JESD216B. */
94#define SPINOR_OP_READ_1_1_1_DTR 0x0d
95#define SPINOR_OP_READ_1_2_2_DTR 0xbd
96#define SPINOR_OP_READ_1_4_4_DTR 0xed
97
98#define SPINOR_OP_READ_1_1_1_DTR_4B 0x0e
99#define SPINOR_OP_READ_1_2_2_DTR_4B 0xbe
100#define SPINOR_OP_READ_1_4_4_DTR_4B 0xee
101
102/* Used for SST flashes only. */
103#define SPINOR_OP_BP 0x02 /* Byte program */
104#define SPINOR_OP_WRDI 0x04 /* Write disable */
105#define SPINOR_OP_AAI_WP 0xad /* Auto address increment word program */
106
Eugeniy Paltsev04a11a62019-09-09 22:33:14 +0300107/* Used for SST26* flashes only. */
108#define SPINOR_OP_READ_BPR 0x72 /* Read block protection register */
109#define SPINOR_OP_WRITE_BPR 0x42 /* Write block protection register */
110
Vignesh R3a8c62c2019-02-05 11:29:17 +0530111/* Used for S3AN flashes only */
112#define SPINOR_OP_XSE 0x50 /* Sector erase */
113#define SPINOR_OP_XPP 0x82 /* Page program */
114#define SPINOR_OP_XRDSR 0xd7 /* Read status register */
115
116#define XSR_PAGESIZE BIT(0) /* Page size in Po2 or Linear */
117#define XSR_RDY BIT(7) /* Ready */
118
119/* Used for Macronix and Winbond flashes. */
120#define SPINOR_OP_EN4B 0xb7 /* Enter 4-byte mode */
121#define SPINOR_OP_EX4B 0xe9 /* Exit 4-byte mode */
122
123/* Used for Spansion flashes only. */
124#define SPINOR_OP_BRWR 0x17 /* Bank register write */
Vignesh R7b3626f2019-02-05 11:29:21 +0530125#define SPINOR_OP_BRRD 0x16 /* Bank register read */
Vignesh R3a8c62c2019-02-05 11:29:17 +0530126#define SPINOR_OP_CLSR 0x30 /* Clear status register 1 */
Takahiro Kuwano60cddaf2021-06-29 15:01:02 +0900127#define SPINOR_OP_EX4B_CYPRESS 0xB8 /* Exit 4-byte mode */
Takahiro Kuwano902df1d2021-06-29 15:00:58 +0900128#define SPINOR_OP_RDAR 0x65 /* Read any register */
129#define SPINOR_OP_WRAR 0x71 /* Write any register */
Takahiro Kuwano3e01b952021-06-29 15:01:01 +0900130#define SPINOR_REG_ADDR_STR1V 0x00800000
Takahiro Kuwanoee93e452021-06-29 15:00:59 +0900131#define SPINOR_REG_ADDR_CFR1V 0x00800002
Takahiro Kuwano1cf551d2021-06-29 15:01:03 +0900132#define SPINOR_REG_ADDR_CFR3V 0x00800004
133#define CFR3V_UNHYSA BIT(3) /* Uniform sectors or not */
134#define CFR3V_PGMBUF BIT(4) /* Program buffer size */
Vignesh R3a8c62c2019-02-05 11:29:17 +0530135
136/* Used for Micron flashes only. */
Bin Meng090d7622021-01-06 20:58:54 +0800137#define SPINOR_OP_RD_EVCR 0x65 /* Read EVCR register */
138#define SPINOR_OP_WD_EVCR 0x61 /* Write EVCR register */
Pratyush Yadav9c35a612021-06-26 00:47:29 +0530139#define SPINOR_OP_MT_DTR_RD 0xfd /* Fast Read opcode in DTR mode */
140#define SPINOR_OP_MT_RD_ANY_REG 0x85 /* Read volatile register */
141#define SPINOR_OP_MT_WR_ANY_REG 0x81 /* Write volatile register */
142#define SPINOR_REG_MT_CFR0V 0x00 /* For setting octal DTR mode */
143#define SPINOR_REG_MT_CFR1V 0x01 /* For setting dummy cycles */
144#define SPINOR_MT_OCT_DTR 0xe7 /* Enable Octal DTR with DQS. */
Vignesh R3a8c62c2019-02-05 11:29:17 +0530145
146/* Status Register bits. */
147#define SR_WIP BIT(0) /* Write in progress */
148#define SR_WEL BIT(1) /* Write enable latch */
149/* meaning of other SR_* bits may differ between vendors */
150#define SR_BP0 BIT(2) /* Block protect 0 */
151#define SR_BP1 BIT(3) /* Block protect 1 */
152#define SR_BP2 BIT(4) /* Block protect 2 */
153#define SR_TB BIT(5) /* Top/Bottom protect */
154#define SR_SRWD BIT(7) /* SR write protect */
155/* Spansion/Cypress specific status bits */
156#define SR_E_ERR BIT(5)
157#define SR_P_ERR BIT(6)
158
159#define SR_QUAD_EN_MX BIT(6) /* Macronix Quad I/O */
160
161/* Enhanced Volatile Configuration Register bits */
162#define EVCR_QUAD_EN_MICRON BIT(7) /* Micron Quad I/O */
163
164/* Flag Status Register bits */
165#define FSR_READY BIT(7) /* Device status, 0 = Busy, 1 = Ready */
166#define FSR_E_ERR BIT(5) /* Erase operation status */
167#define FSR_P_ERR BIT(4) /* Program operation status */
168#define FSR_PT_ERR BIT(1) /* Protection error bit */
169
170/* Configuration Register bits. */
171#define CR_QUAD_EN_SPAN BIT(1) /* Spansion Quad I/O */
172
173/* Status Register 2 bits. */
174#define SR2_QUAD_EN_BIT7 BIT(7)
175
Pratyush Yadavcaee9a62021-06-26 00:47:28 +0530176/* For Cypress flash. */
177#define SPINOR_OP_RD_ANY_REG 0x65 /* Read any register */
178#define SPINOR_OP_WR_ANY_REG 0x71 /* Write any register */
179#define SPINOR_OP_S28_SE_4K 0x21
180#define SPINOR_REG_CYPRESS_CFR2V 0x00800003
181#define SPINOR_REG_CYPRESS_CFR2V_MEMLAT_11_24 0xb
182#define SPINOR_REG_CYPRESS_CFR3V 0x00800004
183#define SPINOR_REG_CYPRESS_CFR3V_PGSZ BIT(4) /* Page size. */
184#define SPINOR_REG_CYPRESS_CFR3V_UNISECT BIT(3) /* Uniform sector mode */
185#define SPINOR_REG_CYPRESS_CFR5V 0x00800006
186#define SPINOR_REG_CYPRESS_CFR5V_OCT_DTR_EN 0x3
187#define SPINOR_OP_CYPRESS_RD_FAST 0xee
188
Vignesh R3a8c62c2019-02-05 11:29:17 +0530189/* Supported SPI protocols */
190#define SNOR_PROTO_INST_MASK GENMASK(23, 16)
191#define SNOR_PROTO_INST_SHIFT 16
192#define SNOR_PROTO_INST(_nbits) \
193 ((((unsigned long)(_nbits)) << SNOR_PROTO_INST_SHIFT) & \
194 SNOR_PROTO_INST_MASK)
195
196#define SNOR_PROTO_ADDR_MASK GENMASK(15, 8)
197#define SNOR_PROTO_ADDR_SHIFT 8
198#define SNOR_PROTO_ADDR(_nbits) \
199 ((((unsigned long)(_nbits)) << SNOR_PROTO_ADDR_SHIFT) & \
200 SNOR_PROTO_ADDR_MASK)
201
202#define SNOR_PROTO_DATA_MASK GENMASK(7, 0)
203#define SNOR_PROTO_DATA_SHIFT 0
204#define SNOR_PROTO_DATA(_nbits) \
205 ((((unsigned long)(_nbits)) << SNOR_PROTO_DATA_SHIFT) & \
206 SNOR_PROTO_DATA_MASK)
207
208#define SNOR_PROTO_IS_DTR BIT(24) /* Double Transfer Rate */
209
210#define SNOR_PROTO_STR(_inst_nbits, _addr_nbits, _data_nbits) \
211 (SNOR_PROTO_INST(_inst_nbits) | \
212 SNOR_PROTO_ADDR(_addr_nbits) | \
213 SNOR_PROTO_DATA(_data_nbits))
214#define SNOR_PROTO_DTR(_inst_nbits, _addr_nbits, _data_nbits) \
215 (SNOR_PROTO_IS_DTR | \
216 SNOR_PROTO_STR(_inst_nbits, _addr_nbits, _data_nbits))
217
218enum spi_nor_protocol {
219 SNOR_PROTO_1_1_1 = SNOR_PROTO_STR(1, 1, 1),
220 SNOR_PROTO_1_1_2 = SNOR_PROTO_STR(1, 1, 2),
221 SNOR_PROTO_1_1_4 = SNOR_PROTO_STR(1, 1, 4),
222 SNOR_PROTO_1_1_8 = SNOR_PROTO_STR(1, 1, 8),
223 SNOR_PROTO_1_2_2 = SNOR_PROTO_STR(1, 2, 2),
224 SNOR_PROTO_1_4_4 = SNOR_PROTO_STR(1, 4, 4),
225 SNOR_PROTO_1_8_8 = SNOR_PROTO_STR(1, 8, 8),
226 SNOR_PROTO_2_2_2 = SNOR_PROTO_STR(2, 2, 2),
227 SNOR_PROTO_4_4_4 = SNOR_PROTO_STR(4, 4, 4),
228 SNOR_PROTO_8_8_8 = SNOR_PROTO_STR(8, 8, 8),
229
230 SNOR_PROTO_1_1_1_DTR = SNOR_PROTO_DTR(1, 1, 1),
231 SNOR_PROTO_1_2_2_DTR = SNOR_PROTO_DTR(1, 2, 2),
232 SNOR_PROTO_1_4_4_DTR = SNOR_PROTO_DTR(1, 4, 4),
233 SNOR_PROTO_1_8_8_DTR = SNOR_PROTO_DTR(1, 8, 8),
Pratyush Yadavbe389f62021-06-26 00:47:16 +0530234 SNOR_PROTO_8_8_8_DTR = SNOR_PROTO_DTR(8, 8, 8),
Vignesh R3a8c62c2019-02-05 11:29:17 +0530235};
236
237static inline bool spi_nor_protocol_is_dtr(enum spi_nor_protocol proto)
238{
239 return !!(proto & SNOR_PROTO_IS_DTR);
240}
241
242static inline u8 spi_nor_get_protocol_inst_nbits(enum spi_nor_protocol proto)
243{
244 return ((unsigned long)(proto & SNOR_PROTO_INST_MASK)) >>
245 SNOR_PROTO_INST_SHIFT;
246}
247
248static inline u8 spi_nor_get_protocol_addr_nbits(enum spi_nor_protocol proto)
249{
250 return ((unsigned long)(proto & SNOR_PROTO_ADDR_MASK)) >>
251 SNOR_PROTO_ADDR_SHIFT;
252}
253
254static inline u8 spi_nor_get_protocol_data_nbits(enum spi_nor_protocol proto)
255{
256 return ((unsigned long)(proto & SNOR_PROTO_DATA_MASK)) >>
257 SNOR_PROTO_DATA_SHIFT;
258}
259
260static inline u8 spi_nor_get_protocol_width(enum spi_nor_protocol proto)
261{
262 return spi_nor_get_protocol_data_nbits(proto);
263}
264
265#define SPI_NOR_MAX_CMD_SIZE 8
266enum spi_nor_ops {
267 SPI_NOR_OPS_READ = 0,
268 SPI_NOR_OPS_WRITE,
269 SPI_NOR_OPS_ERASE,
270 SPI_NOR_OPS_LOCK,
271 SPI_NOR_OPS_UNLOCK,
272};
273
274enum spi_nor_option_flags {
275 SNOR_F_USE_FSR = BIT(0),
276 SNOR_F_HAS_SR_TB = BIT(1),
277 SNOR_F_NO_OP_CHIP_ERASE = BIT(2),
278 SNOR_F_S3AN_ADDR_DEFAULT = BIT(3),
279 SNOR_F_READY_XSR_RDY = BIT(4),
280 SNOR_F_USE_CLSR = BIT(5),
281 SNOR_F_BROKEN_RESET = BIT(6),
Pratyush Yadav4e293e92021-06-26 00:47:23 +0530282 SNOR_F_SOFT_RESET = BIT(7),
Vignesh R3a8c62c2019-02-05 11:29:17 +0530283};
284
Pratyush Yadav28d20db2021-06-26 00:47:11 +0530285struct spi_nor;
286
287/**
288 * struct spi_nor_hwcaps - Structure for describing the hardware capabilies
289 * supported by the SPI controller (bus master).
290 * @mask: the bitmask listing all the supported hw capabilies
291 */
292struct spi_nor_hwcaps {
293 u32 mask;
294};
295
296/*
297 *(Fast) Read capabilities.
298 * MUST be ordered by priority: the higher bit position, the higher priority.
299 * As a matter of performances, it is relevant to use Octo SPI protocols first,
300 * then Quad SPI protocols before Dual SPI protocols, Fast Read and lastly
301 * (Slow) Read.
302 */
Pratyush Yadavbe389f62021-06-26 00:47:16 +0530303#define SNOR_HWCAPS_READ_MASK GENMASK(15, 0)
Pratyush Yadav28d20db2021-06-26 00:47:11 +0530304#define SNOR_HWCAPS_READ BIT(0)
305#define SNOR_HWCAPS_READ_FAST BIT(1)
306#define SNOR_HWCAPS_READ_1_1_1_DTR BIT(2)
307
308#define SNOR_HWCAPS_READ_DUAL GENMASK(6, 3)
309#define SNOR_HWCAPS_READ_1_1_2 BIT(3)
310#define SNOR_HWCAPS_READ_1_2_2 BIT(4)
311#define SNOR_HWCAPS_READ_2_2_2 BIT(5)
312#define SNOR_HWCAPS_READ_1_2_2_DTR BIT(6)
313
314#define SNOR_HWCAPS_READ_QUAD GENMASK(10, 7)
315#define SNOR_HWCAPS_READ_1_1_4 BIT(7)
316#define SNOR_HWCAPS_READ_1_4_4 BIT(8)
317#define SNOR_HWCAPS_READ_4_4_4 BIT(9)
318#define SNOR_HWCAPS_READ_1_4_4_DTR BIT(10)
319
Pratyush Yadavbe389f62021-06-26 00:47:16 +0530320#define SNOR_HWCPAS_READ_OCTO GENMASK(15, 11)
Pratyush Yadav28d20db2021-06-26 00:47:11 +0530321#define SNOR_HWCAPS_READ_1_1_8 BIT(11)
322#define SNOR_HWCAPS_READ_1_8_8 BIT(12)
323#define SNOR_HWCAPS_READ_8_8_8 BIT(13)
324#define SNOR_HWCAPS_READ_1_8_8_DTR BIT(14)
Pratyush Yadavbe389f62021-06-26 00:47:16 +0530325#define SNOR_HWCAPS_READ_8_8_8_DTR BIT(15)
Pratyush Yadav28d20db2021-06-26 00:47:11 +0530326
327/*
328 * Page Program capabilities.
329 * MUST be ordered by priority: the higher bit position, the higher priority.
330 * Like (Fast) Read capabilities, Octo/Quad SPI protocols are preferred to the
331 * legacy SPI 1-1-1 protocol.
332 * Note that Dual Page Programs are not supported because there is no existing
333 * JEDEC/SFDP standard to define them. Also at this moment no SPI flash memory
334 * implements such commands.
335 */
Pratyush Yadavbe389f62021-06-26 00:47:16 +0530336#define SNOR_HWCAPS_PP_MASK GENMASK(23, 16)
337#define SNOR_HWCAPS_PP BIT(16)
Pratyush Yadav28d20db2021-06-26 00:47:11 +0530338
Pratyush Yadavbe389f62021-06-26 00:47:16 +0530339#define SNOR_HWCAPS_PP_QUAD GENMASK(19, 17)
340#define SNOR_HWCAPS_PP_1_1_4 BIT(17)
341#define SNOR_HWCAPS_PP_1_4_4 BIT(18)
342#define SNOR_HWCAPS_PP_4_4_4 BIT(19)
Pratyush Yadav28d20db2021-06-26 00:47:11 +0530343
Pratyush Yadavbe389f62021-06-26 00:47:16 +0530344#define SNOR_HWCAPS_PP_OCTO GENMASK(23, 20)
345#define SNOR_HWCAPS_PP_1_1_8 BIT(20)
346#define SNOR_HWCAPS_PP_1_8_8 BIT(21)
347#define SNOR_HWCAPS_PP_8_8_8 BIT(22)
348#define SNOR_HWCAPS_PP_8_8_8_DTR BIT(23)
Pratyush Yadav28d20db2021-06-26 00:47:11 +0530349
Pratyush Yadav0b0a2992021-06-26 00:47:14 +0530350#define SNOR_HWCAPS_X_X_X (SNOR_HWCAPS_READ_2_2_2 | \
351 SNOR_HWCAPS_READ_4_4_4 | \
352 SNOR_HWCAPS_READ_8_8_8 | \
353 SNOR_HWCAPS_PP_4_4_4 | \
354 SNOR_HWCAPS_PP_8_8_8)
355
Pratyush Yadavbe389f62021-06-26 00:47:16 +0530356#define SNOR_HWCAPS_X_X_X_DTR (SNOR_HWCAPS_READ_8_8_8_DTR | \
357 SNOR_HWCAPS_PP_8_8_8_DTR)
358
Pratyush Yadav0b0a2992021-06-26 00:47:14 +0530359#define SNOR_HWCAPS_DTR (SNOR_HWCAPS_READ_1_1_1_DTR | \
360 SNOR_HWCAPS_READ_1_2_2_DTR | \
361 SNOR_HWCAPS_READ_1_4_4_DTR | \
362 SNOR_HWCAPS_READ_1_8_8_DTR)
363
364#define SNOR_HWCAPS_ALL (SNOR_HWCAPS_READ_MASK | \
365 SNOR_HWCAPS_PP_MASK)
366
Pratyush Yadav28d20db2021-06-26 00:47:11 +0530367struct spi_nor_read_command {
368 u8 num_mode_clocks;
369 u8 num_wait_states;
370 u8 opcode;
371 enum spi_nor_protocol proto;
372};
373
374struct spi_nor_pp_command {
375 u8 opcode;
376 enum spi_nor_protocol proto;
377};
378
379enum spi_nor_read_command_index {
380 SNOR_CMD_READ,
381 SNOR_CMD_READ_FAST,
382 SNOR_CMD_READ_1_1_1_DTR,
383
384 /* Dual SPI */
385 SNOR_CMD_READ_1_1_2,
386 SNOR_CMD_READ_1_2_2,
387 SNOR_CMD_READ_2_2_2,
388 SNOR_CMD_READ_1_2_2_DTR,
389
390 /* Quad SPI */
391 SNOR_CMD_READ_1_1_4,
392 SNOR_CMD_READ_1_4_4,
393 SNOR_CMD_READ_4_4_4,
394 SNOR_CMD_READ_1_4_4_DTR,
395
396 /* Octo SPI */
397 SNOR_CMD_READ_1_1_8,
398 SNOR_CMD_READ_1_8_8,
399 SNOR_CMD_READ_8_8_8,
400 SNOR_CMD_READ_1_8_8_DTR,
Pratyush Yadavbe389f62021-06-26 00:47:16 +0530401 SNOR_CMD_READ_8_8_8_DTR,
Pratyush Yadav28d20db2021-06-26 00:47:11 +0530402
403 SNOR_CMD_READ_MAX
404};
405
406enum spi_nor_pp_command_index {
407 SNOR_CMD_PP,
408
409 /* Quad SPI */
410 SNOR_CMD_PP_1_1_4,
411 SNOR_CMD_PP_1_4_4,
412 SNOR_CMD_PP_4_4_4,
413
414 /* Octo SPI */
415 SNOR_CMD_PP_1_1_8,
416 SNOR_CMD_PP_1_8_8,
417 SNOR_CMD_PP_8_8_8,
Pratyush Yadavbe389f62021-06-26 00:47:16 +0530418 SNOR_CMD_PP_8_8_8_DTR,
Pratyush Yadav28d20db2021-06-26 00:47:11 +0530419
420 SNOR_CMD_PP_MAX
421};
422
423struct spi_nor_flash_parameter {
424 u64 size;
425 u32 page_size;
Pratyush Yadav8c494542021-06-26 00:47:19 +0530426 u8 rdsr_dummy;
427 u8 rdsr_addr_nbytes;
Pratyush Yadav28d20db2021-06-26 00:47:11 +0530428
429 struct spi_nor_hwcaps hwcaps;
430 struct spi_nor_read_command reads[SNOR_CMD_READ_MAX];
431 struct spi_nor_pp_command page_programs[SNOR_CMD_PP_MAX];
432
433 int (*quad_enable)(struct spi_nor *nor);
434};
435
Vignesh R3a8c62c2019-02-05 11:29:17 +0530436/**
Pratyush Yadavbe389f62021-06-26 00:47:16 +0530437 * enum spi_nor_cmd_ext - describes the command opcode extension in DTR mode
438 * @SPI_MEM_NOR_NONE: no extension. This is the default, and is used in Legacy
439 * SPI mode
440 * @SPI_MEM_NOR_REPEAT: the extension is same as the opcode
441 * @SPI_MEM_NOR_INVERT: the extension is the bitwise inverse of the opcode
442 * @SPI_MEM_NOR_HEX: the extension is any hex value. The command and opcode
443 * combine to form a 16-bit opcode.
444 */
445enum spi_nor_cmd_ext {
446 SPI_NOR_EXT_NONE = 0,
447 SPI_NOR_EXT_REPEAT,
448 SPI_NOR_EXT_INVERT,
449 SPI_NOR_EXT_HEX,
450};
451
452/**
Vignesh R3a8c62c2019-02-05 11:29:17 +0530453 * struct flash_info - Forward declaration of a structure used internally by
454 * spi_nor_scan()
455 */
456struct flash_info;
457
Simon Glassbdb40162019-09-25 08:11:13 -0600458/*
459 * TODO: Remove, once all users of spi_flash interface are moved to MTD
460 *
Simon Glassb33cd252020-12-19 10:40:01 -0700461struct spi_flash {
Simon Glassbdb40162019-09-25 08:11:13 -0600462 * Defined below (keep this text to enable searching for spi_flash decl)
463 * }
464 */
Simon Glassbeddd7a2020-12-28 20:35:01 -0700465#ifndef DT_PLAT_C
Vignesh R3a8c62c2019-02-05 11:29:17 +0530466#define spi_flash spi_nor
Simon Glassb33cd252020-12-19 10:40:01 -0700467#endif
Vignesh R3a8c62c2019-02-05 11:29:17 +0530468
469/**
470 * struct spi_nor - Structure for defining a the SPI NOR layer
471 * @mtd: point to a mtd_info structure
472 * @lock: the lock for the read/write/erase/lock/unlock operations
473 * @dev: point to a spi device, or a spi nor controller device.
474 * @info: spi-nor part JDEC MFR id and other info
Tudor Ambarus49e3ca62019-11-13 15:42:52 +0000475 * @manufacturer_sfdp: manufacturer specific SFDP table
Vignesh R3a8c62c2019-02-05 11:29:17 +0530476 * @page_size: the page size of the SPI NOR
477 * @addr_width: number of address bytes
478 * @erase_opcode: the opcode for erasing a sector
479 * @read_opcode: the read opcode
480 * @read_dummy: the dummy needed by the read operation
481 * @program_opcode: the program opcode
Pratyush Yadav8c494542021-06-26 00:47:19 +0530482 * @rdsr_dummy dummy cycles needed for Read Status Register command.
483 * @rdsr_addr_nbytes: dummy address bytes needed for Read Status Register
484 * command.
Vignesh R7b3626f2019-02-05 11:29:21 +0530485 * @bank_read_cmd: Bank read cmd
486 * @bank_write_cmd: Bank write cmd
487 * @bank_curr: Current flash bank
Vignesh R3a8c62c2019-02-05 11:29:17 +0530488 * @sst_write_second: used by the SST write operation
489 * @flags: flag options for the current SPI-NOR (SNOR_F_*)
490 * @read_proto: the SPI protocol for read operations
491 * @write_proto: the SPI protocol for write operations
492 * @reg_proto the SPI protocol for read_reg/write_reg/erase operations
493 * @cmd_buf: used by the write_reg
Pratyush Yadavbe389f62021-06-26 00:47:16 +0530494 * @cmd_ext_type: the command opcode extension for DTR mode.
Pratyush Yadavaf273182021-06-26 00:47:13 +0530495 * @fixups: flash-specific fixup hooks.
Vignesh R3a8c62c2019-02-05 11:29:17 +0530496 * @prepare: [OPTIONAL] do some preparations for the
497 * read/write/erase/lock/unlock operations
498 * @unprepare: [OPTIONAL] do some post work after the
499 * read/write/erase/lock/unlock operations
500 * @read_reg: [DRIVER-SPECIFIC] read out the register
501 * @write_reg: [DRIVER-SPECIFIC] write data to the register
502 * @read: [DRIVER-SPECIFIC] read data from the SPI NOR
503 * @write: [DRIVER-SPECIFIC] write data to the SPI NOR
504 * @erase: [DRIVER-SPECIFIC] erase a sector of the SPI NOR
505 * at the offset @offs; if not provided by the driver,
506 * spi-nor will send the erase opcode via write_reg()
507 * @flash_lock: [FLASH-SPECIFIC] lock a region of the SPI NOR
508 * @flash_unlock: [FLASH-SPECIFIC] unlock a region of the SPI NOR
509 * @flash_is_locked: [FLASH-SPECIFIC] check if a region of the SPI NOR is
Vignesh R3a8c62c2019-02-05 11:29:17 +0530510 * completely locked
Sean Anderson90163042021-02-04 23:11:08 -0500511 * @quad_enable: [FLASH-SPECIFIC] enables SPI NOR quad mode
Pratyush Yadav12b8f8b2021-06-26 00:47:21 +0530512 * @octal_dtr_enable: [FLASH-SPECIFIC] enables SPI NOR octal DTR mode.
Takahiro Kuwanod74d7fa2021-06-29 15:01:00 +0900513 * @ready: [FLASH-SPECIFIC] check if the flash is ready
Vignesh R3a8c62c2019-02-05 11:29:17 +0530514 * @priv: the private data
515 */
516struct spi_nor {
517 struct mtd_info mtd;
518 struct udevice *dev;
519 struct spi_slave *spi;
520 const struct flash_info *info;
Tudor Ambarus49e3ca62019-11-13 15:42:52 +0000521 u8 *manufacturer_sfdp;
Vignesh R3a8c62c2019-02-05 11:29:17 +0530522 u32 page_size;
523 u8 addr_width;
524 u8 erase_opcode;
525 u8 read_opcode;
526 u8 read_dummy;
527 u8 program_opcode;
Pratyush Yadav8c494542021-06-26 00:47:19 +0530528 u8 rdsr_dummy;
529 u8 rdsr_addr_nbytes;
Vignesh R7b3626f2019-02-05 11:29:21 +0530530#ifdef CONFIG_SPI_FLASH_BAR
531 u8 bank_read_cmd;
532 u8 bank_write_cmd;
533 u8 bank_curr;
534#endif
Vignesh R3a8c62c2019-02-05 11:29:17 +0530535 enum spi_nor_protocol read_proto;
536 enum spi_nor_protocol write_proto;
537 enum spi_nor_protocol reg_proto;
538 bool sst_write_second;
539 u32 flags;
540 u8 cmd_buf[SPI_NOR_MAX_CMD_SIZE];
Pratyush Yadavbe389f62021-06-26 00:47:16 +0530541 enum spi_nor_cmd_ext cmd_ext_type;
Pratyush Yadavaf273182021-06-26 00:47:13 +0530542 struct spi_nor_fixups *fixups;
Vignesh R3a8c62c2019-02-05 11:29:17 +0530543
Pratyush Yadav28d20db2021-06-26 00:47:11 +0530544 int (*setup)(struct spi_nor *nor, const struct flash_info *info,
Pratyush Yadav0b0a2992021-06-26 00:47:14 +0530545 const struct spi_nor_flash_parameter *params);
Vignesh R3a8c62c2019-02-05 11:29:17 +0530546 int (*prepare)(struct spi_nor *nor, enum spi_nor_ops ops);
547 void (*unprepare)(struct spi_nor *nor, enum spi_nor_ops ops);
548 int (*read_reg)(struct spi_nor *nor, u8 opcode, u8 *buf, int len);
549 int (*write_reg)(struct spi_nor *nor, u8 opcode, u8 *buf, int len);
550
551 ssize_t (*read)(struct spi_nor *nor, loff_t from,
552 size_t len, u_char *read_buf);
553 ssize_t (*write)(struct spi_nor *nor, loff_t to,
554 size_t len, const u_char *write_buf);
555 int (*erase)(struct spi_nor *nor, loff_t offs);
556
557 int (*flash_lock)(struct spi_nor *nor, loff_t ofs, uint64_t len);
558 int (*flash_unlock)(struct spi_nor *nor, loff_t ofs, uint64_t len);
559 int (*flash_is_locked)(struct spi_nor *nor, loff_t ofs, uint64_t len);
560 int (*quad_enable)(struct spi_nor *nor);
Pratyush Yadav12b8f8b2021-06-26 00:47:21 +0530561 int (*octal_dtr_enable)(struct spi_nor *nor);
Takahiro Kuwanod74d7fa2021-06-29 15:01:00 +0900562 int (*ready)(struct spi_nor *nor);
Vignesh R3a8c62c2019-02-05 11:29:17 +0530563
564 void *priv;
Patrick Delaunay98385382021-09-22 18:29:08 +0200565 char mtd_name[MTD_NAME_SIZE(MTD_DEV_TYPE_NOR)];
Vignesh R3a8c62c2019-02-05 11:29:17 +0530566/* Compatibility for spi_flash, remove once sf layer is merged with mtd */
567 const char *name;
568 u32 size;
569 u32 sector_size;
570 u32 erase_size;
571};
572
Simon Glass1b349e32020-12-19 10:40:00 -0700573#ifndef __UBOOT__
Vignesh R3a8c62c2019-02-05 11:29:17 +0530574static inline void spi_nor_set_flash_node(struct spi_nor *nor,
575 const struct device_node *np)
576{
577 mtd_set_of_node(&nor->mtd, np);
578}
579
580static inline const struct
581device_node *spi_nor_get_flash_node(struct spi_nor *nor)
582{
583 return mtd_get_of_node(&nor->mtd);
584}
Simon Glass1b349e32020-12-19 10:40:00 -0700585#endif /* __UBOOT__ */
Vignesh R3a8c62c2019-02-05 11:29:17 +0530586
587/**
Vignesh R3a8c62c2019-02-05 11:29:17 +0530588 * spi_nor_scan() - scan the SPI NOR
589 * @nor: the spi_nor structure
590 *
591 * The drivers can use this function to scan the SPI NOR.
592 * In the scanning, it will try to get all the necessary information to
593 * fill the mtd_info{} and the spi_nor{}.
594 *
595 * Return: 0 for success, others for failure.
596 */
597int spi_nor_scan(struct spi_nor *nor);
598
Pratyush Yadav46103502021-06-26 00:47:24 +0530599#if CONFIG_IS_ENABLED(SPI_FLASH_TINY)
600static inline int spi_nor_remove(struct spi_nor *nor)
601{
602 return 0;
603}
604#else
605/**
606 * spi_nor_remove() - perform cleanup before booting to the next stage
607 * @nor: the spi_nor structure
608 *
609 * Return: 0 for success, -errno for failure.
610 */
611int spi_nor_remove(struct spi_nor *nor);
612#endif
613
Vignesh R3a8c62c2019-02-05 11:29:17 +0530614#endif