blob: 94385443253550b2b72b1bca855dd1101819f11e [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Shengzhou Liuf13321d2014-03-05 15:04:48 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Yangbo Lubb32e682021-06-03 10:51:19 +08004 * Copyright 2020-2021 NXP
Shengzhou Liuf13321d2014-03-05 15:04:48 +08005 */
6
7/*
8 * T2080 RDB/PCIe board configuration file
9 */
10
11#ifndef __T2080RDB_H
12#define __T2080RDB_H
13
Simon Glassfb64e362020-05-10 11:40:09 -060014#include <linux/stringify.h>
15
Shengzhou Liuf13321d2014-03-05 15:04:48 +080016#define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
Shengzhou Liuf13321d2014-03-05 15:04:48 +080017#define CONFIG_FSL_SATA_V2
18
19/* High Level Configuration Options */
Shengzhou Liuf13321d2014-03-05 15:04:48 +080020#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Shengzhou Liuf13321d2014-03-05 15:04:48 +080021#define CONFIG_ENABLE_36BIT_PHYS
22
Shengzhou Liuf13321d2014-03-05 15:04:48 +080023#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080024#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Shengzhou Liuf13321d2014-03-05 15:04:48 +080025
26#ifdef CONFIG_RAMBOOT_PBL
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080027#define CONFIG_SPL_FLUSH_IMAGE
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080028#define CONFIG_SPL_PAD_TO 0x40000
29#define CONFIG_SPL_MAX_SIZE 0x28000
30#define RESET_VECTOR_OFFSET 0x27FFC
31#define BOOT_PAGE_OFFSET 0x27000
32#ifdef CONFIG_SPL_BUILD
33#define CONFIG_SPL_SKIP_RELOCATE
34#define CONFIG_SPL_COMMON_INIT_DDR
35#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080036#endif
37
Miquel Raynald0935362019-10-03 19:50:03 +020038#ifdef CONFIG_MTD_RAW_NAND
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080039#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
40#define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000
41#define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
Pali Rohár7e814162022-04-25 14:21:20 +053042#ifndef CONFIG_MPC85XX_HAVE_RESET_VECTOR
43#define CONFIG_SYS_MPC85XX_NO_RESETVEC
44#endif
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080045#endif
46
47#ifdef CONFIG_SPIFLASH
48#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080049#define CONFIG_SPL_SPI_FLASH_MINIMAL
50#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
51#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000)
52#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x00200000)
53#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080054#ifndef CONFIG_SPL_BUILD
55#define CONFIG_SYS_MPC85XX_NO_RESETVEC
56#endif
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080057#endif
58
59#ifdef CONFIG_SDCARD
60#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080061#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
62#define CONFIG_SYS_MMC_U_BOOT_DST (0x00200000)
63#define CONFIG_SYS_MMC_U_BOOT_START (0x00200000)
64#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080065#ifndef CONFIG_SPL_BUILD
66#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Shengzhou Liuf13321d2014-03-05 15:04:48 +080067#endif
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080068#endif
69
70#endif /* CONFIG_RAMBOOT_PBL */
Shengzhou Liuf13321d2014-03-05 15:04:48 +080071
72#define CONFIG_SRIO_PCIE_BOOT_MASTER
73#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
74/* Set 1M boot space */
75#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
76#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
77 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
78#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Shengzhou Liuf13321d2014-03-05 15:04:48 +080079#endif
80
Shengzhou Liuf13321d2014-03-05 15:04:48 +080081#ifndef CONFIG_RESET_VECTOR_ADDRESS
82#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
83#endif
84
85/*
86 * These can be toggled for performance analysis, otherwise use default.
87 */
88#define CONFIG_SYS_CACHE_STASHING
Shengzhou Liuf13321d2014-03-05 15:04:48 +080089#ifdef CONFIG_DDR_ECC
Shengzhou Liuf13321d2014-03-05 15:04:48 +080090#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
91#endif
92
Shengzhou Liuf13321d2014-03-05 15:04:48 +080093/*
94 * Config the L3 Cache as L3 SRAM
95 */
Shengzhou Liu11ff48a2014-04-18 16:43:40 +080096#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
97#define CONFIG_SYS_L3_SIZE (512 << 10)
98#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
Tom Rini5cd7ece2019-11-18 20:02:10 -050099#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Shengzhou Liu11ff48a2014-04-18 16:43:40 +0800100#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
101#define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
102#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800103
104#define CONFIG_SYS_DCSRBAR 0xf0000000
105#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
106
107/* EEPROM */
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800108#define CONFIG_SYS_I2C_EEPROM_NXID
109#define CONFIG_SYS_EEPROM_BUS_NUM 0
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800110
111/*
112 * DDR Setup
113 */
114#define CONFIG_VERY_BIG_RAM
115#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
116#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800117#define CONFIG_SYS_SPD_BUS_NUM 0
118#define CONFIG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */
119#define SPD_EEPROM_ADDRESS1 0x51
120#define SPD_EEPROM_ADDRESS2 0x52
121#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
122#define CTRL_INTLV_PREFERED cacheline
123
124/*
125 * IFC Definitions
126 */
127#define CONFIG_SYS_FLASH_BASE 0xe8000000
128#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
129#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
130#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
131 CSPR_PORT_SIZE_16 | \
132 CSPR_MSEL_NOR | \
133 CSPR_V)
134#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
135
136/* NOR Flash Timing Params */
137#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
138
139#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
140 FTIM0_NOR_TEADC(0x5) | \
141 FTIM0_NOR_TEAHC(0x5))
142#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
143 FTIM1_NOR_TRAD_NOR(0x1A) |\
144 FTIM1_NOR_TSEQRAD_NOR(0x13))
145#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
146 FTIM2_NOR_TCH(0x4) | \
147 FTIM2_NOR_TWPH(0x0E) | \
148 FTIM2_NOR_TWP(0x1c))
149#define CONFIG_SYS_NOR_FTIM3 0x0
150
151#define CONFIG_SYS_FLASH_QUIET_TEST
152#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
153
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800154#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
155#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
156#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
157#define CONFIG_SYS_FLASH_EMPTY_INFO
158#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS }
159
160/* CPLD on IFC */
161#define CONFIG_SYS_CPLD_BASE 0xffdf0000
162#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
163#define CONFIG_SYS_CSPR2_EXT (0xf)
164#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
165 | CSPR_PORT_SIZE_8 \
166 | CSPR_MSEL_GPCM \
167 | CSPR_V)
168#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
169#define CONFIG_SYS_CSOR2 0x0
170
171/* CPLD Timing parameters for IFC CS2 */
172#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
173 FTIM0_GPCM_TEADC(0x0e) | \
174 FTIM0_GPCM_TEAHC(0x0e))
175#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
176 FTIM1_GPCM_TRAD(0x1f))
177#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shaohui Xiec2bc4602014-06-26 14:41:33 +0800178 FTIM2_GPCM_TCH(0x8) | \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800179 FTIM2_GPCM_TWP(0x1f))
180#define CONFIG_SYS_CS2_FTIM3 0x0
181
182/* NAND Flash on IFC */
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800183#define CONFIG_SYS_NAND_BASE 0xff800000
184#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
185
186#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
187#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
188 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
189 | CSPR_MSEL_NAND /* MSEL = NAND */ \
190 | CSPR_V)
191#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
192
193#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
194 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
195 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
196 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
197 | CSOR_NAND_PGS_2K /* Page Size = 2K */\
198 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */\
199 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
200
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800201/* ONFI NAND Flash mode0 Timing Params */
202#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
203 FTIM0_NAND_TWP(0x18) | \
204 FTIM0_NAND_TWCHT(0x07) | \
205 FTIM0_NAND_TWH(0x0a))
206#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
207 FTIM1_NAND_TWBE(0x39) | \
208 FTIM1_NAND_TRR(0x0e) | \
209 FTIM1_NAND_TRP(0x18))
210#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
211 FTIM2_NAND_TREH(0x0a) | \
212 FTIM2_NAND_TWHRE(0x1e))
213#define CONFIG_SYS_NAND_FTIM3 0x0
214
215#define CONFIG_SYS_NAND_DDR_LAW 11
216#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
217#define CONFIG_SYS_MAX_NAND_DEVICE 1
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800218
Miquel Raynald0935362019-10-03 19:50:03 +0200219#if defined(CONFIG_MTD_RAW_NAND)
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800220#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
221#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
222#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
223#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
224#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
225#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
226#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
227#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
228#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
229#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
230#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
231#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
232#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
233#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
234#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
235#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
236#else
237#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
238#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
239#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
240#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
241#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
242#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
243#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
244#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
245#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
246#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
247#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
248#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
249#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
250#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
251#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
252#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
253#endif
254
255#if defined(CONFIG_RAMBOOT_PBL)
256#define CONFIG_SYS_RAMBOOT
257#endif
258
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800259#define CONFIG_HWCONFIG
260
261/* define to use L1 as initial stack */
262#define CONFIG_L1_INIT_RAM
263#define CONFIG_SYS_INIT_RAM_LOCK
264#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
265#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunee7b4832015-08-17 13:31:51 -0700266#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800267/* The assembler doesn't like typecast */
268#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
269 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
270 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
271#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
272#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
273 GENERATED_GBL_DATA_SIZE)
274#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530275#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800276
277/*
278 * Serial Port
279 */
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800280#define CONFIG_SYS_NS16550_SERIAL
281#define CONFIG_SYS_NS16550_REG_SIZE 1
282#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
283#define CONFIG_SYS_BAUDRATE_TABLE \
284 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
285#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
286#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
287#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
288#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
289
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800290/*
291 * I2C
292 */
Biwen Li07b3dcf2020-05-01 20:04:19 +0800293
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800294#define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
295#define I2C_MUX_PCA_ADDR_SEC1 0x75 /* I2C bus multiplexer,secondary 1 */
296#define I2C_MUX_PCA_ADDR_SEC2 0x76 /* I2C bus multiplexer,secondary 2 */
297#define I2C_MUX_CH_DEFAULT 0x8
298
Ying Zhang3861e822015-03-10 14:21:36 +0800299#define I2C_MUX_CH_VOL_MONITOR 0xa
300
Ying Zhang3861e822015-03-10 14:21:36 +0800301/* The lowest and highest voltage allowed for T208xRDB */
302#define VDD_MV_MIN 819
303#define VDD_MV_MAX 1212
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800304
305/*
306 * RapidIO
307 */
308#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
309#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
310#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
311#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
312#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
313#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
314/*
315 * for slave u-boot IMAGE instored in master memory space,
316 * PHYS must be aligned based on the SIZE
317 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800318#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
319#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
320#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
321#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800322/*
323 * for slave UCODE and ENV instored in master memory space,
324 * PHYS must be aligned based on the SIZE
325 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800326#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800327#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
328#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
329
330/* slave core release by master*/
331#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
332#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
333
334/*
335 * SRIO_PCIE_BOOT - SLAVE
336 */
337#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
338#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
339#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
340 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
341#endif
342
343/*
344 * eSPI - Enhanced SPI
345 */
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800346
347/*
348 * General PCI
349 * Memory space is mapped 1-1, but I/O space must start from 0.
350 */
Robert P. J. Daya8099812016-05-03 19:52:49 -0400351#define CONFIG_PCIE1 /* PCIE controller 1 */
352#define CONFIG_PCIE2 /* PCIE controller 2 */
353#define CONFIG_PCIE3 /* PCIE controller 3 */
354#define CONFIG_PCIE4 /* PCIE controller 4 */
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800355/* controller 1, direct to uli, tgtid 3, Base address 20000 */
356#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800357#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800358#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800359#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800360
361/* controller 2, Slot 2, tgtid 2, Base address 201000 */
362#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800363#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800364#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800365#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800366
367/* controller 3, Slot 1, tgtid 1, Base address 202000 */
368#define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800369#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc30000000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800370#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800371#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800372
373/* controller 4, Base address 203000 */
374#define CONFIG_SYS_PCIE4_MEM_VIRT 0xc0000000
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800375#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc40000000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800376#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800377
378#ifdef CONFIG_PCI
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800379#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800380#endif
381
382/* Qman/Bman */
383#ifndef CONFIG_NOBQFMAN
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800384#define CONFIG_SYS_BMAN_NUM_PORTALS 18
385#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
386#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
387#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500388#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
389#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
390#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
391#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
392#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
393 CONFIG_SYS_BMAN_CENA_SIZE)
394#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
395#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800396#define CONFIG_SYS_QMAN_NUM_PORTALS 18
397#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
398#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
399#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500400#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
401#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
402#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
403#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
404#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
405 CONFIG_SYS_QMAN_CENA_SIZE)
406#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
407#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800408
409#define CONFIG_SYS_DPAA_FMAN
410#define CONFIG_SYS_DPAA_PME
411#define CONFIG_SYS_PMAN
412#define CONFIG_SYS_DPAA_DCE
413#define CONFIG_SYS_DPAA_RMAN /* RMan */
414#define CONFIG_SYS_INTERLAKEN
415
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800416#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
417#endif /* CONFIG_NOBQFMAN */
418
419#ifdef CONFIG_SYS_DPAA_FMAN
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800420#define RGMII_PHY1_ADDR 0x01 /* RealTek RTL8211E */
421#define RGMII_PHY2_ADDR 0x02
422#define CORTINA_PHY_ADDR1 0x0c /* Cortina CS4315 */
423#define CORTINA_PHY_ADDR2 0x0d
Camelia Grozaec69c692021-06-16 17:47:31 +0530424/* Aquantia AQ1202 10G Base-T used by board revisions up to C */
425#define FM1_10GEC3_PHY_ADDR 0x00
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800426#define FM1_10GEC4_PHY_ADDR 0x01
Camelia Grozaec69c692021-06-16 17:47:31 +0530427/* Aquantia AQR113C 10G Base-T used by board revisions D and up */
428#define AQR113C_PHY_ADDR1 0x00
429#define AQR113C_PHY_ADDR2 0x08
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800430#endif
431
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800432/*
433 * SATA
434 */
435#ifdef CONFIG_FSL_SATA_V2
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800436#define CONFIG_SATA1
437#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
438#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
439#define CONFIG_SATA2
440#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
441#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
442#define CONFIG_LBA48
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800443#endif
444
445/*
446 * USB
447 */
Tom Riniceed5d22017-05-12 22:33:27 -0400448#ifdef CONFIG_USB_EHCI_HCD
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800449#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800450#define CONFIG_HAS_FSL_DR_USB
451#endif
452
453/*
454 * SDHC
455 */
456#ifdef CONFIG_MMC
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800457#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
458#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800459#endif
460
461/*
Shengzhou Liu7410e2b2014-04-02 14:28:35 +0800462 * Dynamic MTD Partition support with mtdparts
463 */
Shengzhou Liu7410e2b2014-04-02 14:28:35 +0800464
465/*
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800466 * Environment
467 */
468
469/*
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800470 * Miscellaneous configurable options
471 */
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800472
473/*
474 * For booting Linux, the board info and command line data
475 * have to be in the first 64 MB of memory, since this is
476 * the maximum mapped by the Linux kernel during initialization.
477 */
478#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
479#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
480
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800481/*
482 * Environment Configuration
483 */
484#define CONFIG_ROOTPATH "/opt/nfsroot"
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800485#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */
486
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800487#define __USB_PHY_TYPE utmi
488
489#define CONFIG_EXTRA_ENV_SETTINGS \
490 "hwconfig=fsl_ddr:" \
491 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
492 "bank_intlv=auto;" \
493 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
494 "netdev=eth0\0" \
495 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
496 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
497 "tftpflash=tftpboot $loadaddr $uboot && " \
498 "protect off $ubootaddr +$filesize && " \
499 "erase $ubootaddr +$filesize && " \
500 "cp.b $loadaddr $ubootaddr $filesize && " \
501 "protect on $ubootaddr +$filesize && " \
502 "cmp.b $loadaddr $ubootaddr $filesize\0" \
503 "consoledev=ttyS0\0" \
504 "ramdiskaddr=2000000\0" \
505 "ramdiskfile=t2080rdb/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500506 "fdtaddr=1e00000\0" \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800507 "fdtfile=t2080rdb/t2080rdb.dtb\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500508 "bdev=sda3\0"
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800509
510/*
511 * For emulation this causes u-boot to jump to the start of the
512 * proof point app code automatically
513 */
Tom Rini9aed2af2021-08-19 14:29:00 -0400514#define PROOF_POINTS \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800515 "setenv bootargs root=/dev/$bdev rw " \
516 "console=$consoledev,$baudrate $othbootargs;" \
517 "cpu 1 release 0x29000000 - - -;" \
518 "cpu 2 release 0x29000000 - - -;" \
519 "cpu 3 release 0x29000000 - - -;" \
520 "cpu 4 release 0x29000000 - - -;" \
521 "cpu 5 release 0x29000000 - - -;" \
522 "cpu 6 release 0x29000000 - - -;" \
523 "cpu 7 release 0x29000000 - - -;" \
524 "go 0x29000000"
525
Tom Rini9aed2af2021-08-19 14:29:00 -0400526#define HVBOOT \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800527 "setenv bootargs config-addr=0x60000000; " \
528 "bootm 0x01000000 - 0x00f00000"
529
Tom Rini9aed2af2021-08-19 14:29:00 -0400530#define ALU \
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800531 "setenv bootargs root=/dev/$bdev rw " \
532 "console=$consoledev,$baudrate $othbootargs;" \
533 "cpu 1 release 0x01000000 - - -;" \
534 "cpu 2 release 0x01000000 - - -;" \
535 "cpu 3 release 0x01000000 - - -;" \
536 "cpu 4 release 0x01000000 - - -;" \
537 "cpu 5 release 0x01000000 - - -;" \
538 "cpu 6 release 0x01000000 - - -;" \
539 "cpu 7 release 0x01000000 - - -;" \
540 "go 0x01000000"
541
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800542#include <asm/fsl_secure_boot.h>
Aneesh Bansal962021a2016-01-22 16:37:22 +0530543
Shengzhou Liuf13321d2014-03-05 15:04:48 +0800544#endif /* __T2080RDB_H */