blob: 050054d274c7ee3dd2b22fceb8b7dfe0a3dcdd6d [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
2 * (C) Copyright 2001
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 *
26 * Configuration settings for the CU824 board.
27 *
28 */
29
30/* ------------------------------------------------------------------------- */
31
32/*
33 * board/config.h - configuration options, board specific
34 */
35
36#ifndef __CONFIG_H
37#define __CONFIG_H
38
39/*
40 * High Level Configuration Options
41 * (easy to change)
42 */
43
44#define CONFIG_MPC824X 1
45#define CONFIG_MPC8245 1
46#define CONFIG_BMW 1
47
wdenkda55c6e2004-01-20 23:12:12 +000048#define CONFIG_MISC_INIT_F 1 /* Use misc_init_f() */
49
50#define CONFIG_BCM570x 1 /* Use Broadcom BCM570x Ethernet Driver */
wdenkc6097192002-11-03 00:24:07 +000051#define CONFIG_TIGON3 1
52
53#define CONFIG_CONS_INDEX 1
54#define CONFIG_BAUDRATE 9600
55#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
56
57#define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
58
59#define CONFIG_BOOTCOMMAND "bootm FF820000" /* autoboot command */
60#define CONFIG_BOOTDELAY 5
61
62#define CFG_MAX_DOC_DEVICE 1 /* Only use Onboard TSOP-16MB device */
63#define DOC_PASSIVE_PROBE 1
64#define CFG_DOC_SUPPORT_2000 1
65#define CFG_DOC_SUPPORT_MILLENNIUM 1
66#define CFG_DOC_SHORT_TIMEOUT 1
67#define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
68 CFG_CMD_DATE | \
69 CFG_CMD_DOC | \
70 CFG_CMD_ELF | \
71 0 )
72#if 0
73#define CONFIG_COMMANDS (CONFIG_CMD_DFL | CFG_CMD_DHCP | \
74 CFG_CMD_PCI | CFG_CMD_DOC | CFG_CMD_DATE)
75
76#define CONFIG_PCI 1
77#define CONFIG_PCI_PNP 1 /* PCI plug-and-play */
78#endif
79
80/* This must be included AFTER the definition of CONFIG_COMMANDS (if any)
81 */
82#include <cmd_confdefs.h>
83
84
85/*
86 * Miscellaneous configurable options
87 */
88#define CFG_LONGHELP /* undef to save memory */
89#define CFG_PROMPT "=>" /* Monitor Command Prompt */
90#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
91
92/* Print Buffer Size
93 */
94#define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16)
95
96#define CFG_MAXARGS 8 /* Max number of command args */
97#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
98#define CFG_LOAD_ADDR 0x00100000 /* Default load address */
99
100/*-----------------------------------------------------------------------
101 * Start addresses for the final memory configuration
102 * (Set up by the startup code)
103 * Please note that CFG_SDRAM_BASE _must_ start at 0
104 */
105#define CFG_SDRAM_BASE 0x00000000
106
107#define CFG_FLASH_BASE0_PRELIM 0xFFF00000 /* FLASH bank on RCS#0 */
108#define CFG_FLASH_BASE1_PRELIM 0xFF800000 /* FLASH bank on RCS#1 */
109#define CFG_FLASH_BASE CFG_MONITOR_BASE
110#define CFG_FLASH_BANKS { CFG_FLASH_BASE0_PRELIM , CFG_FLASH_BASE1_PRELIM }
111
112/* even though FLASHP_BASE is FF800000, with 4MB is RCS0, the
113 * reset vector is actually located at FFB00100, but the 8245
114 * takes care of us.
115 */
116#define CFG_RESET_ADDRESS 0xFFF00100
117
118#define CFG_EUMB_ADDR 0xFC000000
119
120#define CFG_MONITOR_BASE TEXT_BASE
121
122#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
123#define CFG_MALLOC_LEN (2048 << 10) /* Reserve 2MB for malloc() */
124
125#define CFG_MEMTEST_START 0x00004000 /* memtest works on */
126#define CFG_MEMTEST_END 0x04000000 /* 0 ... 32 MB in DRAM */
127
128 /* Maximum amount of RAM.
129 */
130#define CFG_MAX_RAM_SIZE 0x04000000 /* 0 .. 64 MB of (S)DRAM */
131
132
133#if CFG_MONITOR_BASE >= CFG_FLASH_BASE
134#undef CFG_RAMBOOT
135#else
136#define CFG_RAMBOOT
137#endif
138
139
140/*-----------------------------------------------------------------------
141 * Definitions for initial stack pointer and data area
142 */
143#define CFG_INIT_RAM_ADDR CFG_SDRAM_BASE + CFG_MONITOR_LEN
144#define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
145#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
146#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
147#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
148
149/*
150 * Low Level Configuration Settings
151 * (address mappings, register initial values, etc.)
152 * You should know what you are doing if you make changes here.
153 * For the detail description refer to the MPC8240 user's manual.
154 */
155
156#define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */
157#define CFG_HZ 1000
158
159#define CFG_ETH_DEV_FN 0x7800
160#define CFG_ETH_IOBASE 0x00104000
161
162 /* Bit-field values for MCCR1.
163 */
164#define CFG_ROMNAL 0xf
165#define CFG_ROMFAL 0x1f
166#define CFG_DBUS_SIZE 0x3
167
168 /* Bit-field values for MCCR2.
169 */
170#define CFG_TSWAIT 0x5 /* Transaction Start Wait States timer */
171#define CFG_REFINT 0x400 /* Refresh interval FIXME: was 0t430 */
172
173 /* Burst To Precharge. Bits of this value go to MCCR3 and MCCR4.
174 */
175#define CFG_BSTOPRE 0 /* FIXME: was 192 */
176
177 /* Bit-field values for MCCR3.
178 */
179#define CFG_REFREC 2 /* Refresh to activate interval */
180
181 /* Bit-field values for MCCR4.
182 */
183#define CFG_PRETOACT 2 /* Precharge to activate interval FIXME: was 2 */
184#define CFG_ACTTOPRE 5 /* Activate to Precharge interval FIXME: was 5 */
185#define CFG_SDMODE_CAS_LAT 3 /* SDMODE CAS latancy */
186#define CFG_SDMODE_WRAP 0 /* SDMODE wrap type */
187#define CFG_SDMODE_BURSTLEN 3 /* SDMODE Burst length */
188#define CFG_ACTORW 0xa /* FIXME was 2 */
189#define CFG_REGISTERD_TYPE_BUFFER 1
190
191#define CFG_PGMAX 0x0 /* how long the 8240 reatins the currently accessed page in memory FIXME: was 0x32*/
192
193#define CFG_SDRAM_DSCD 0x20 /* SDRAM data in sample clock delay - note bottom 3 bits MUST be 0 */
194
195/* Memory bank settings.
196 * Only bits 20-29 are actually used from these vales to set the
197 * start/end addresses. The upper two bits will always be 0, and the lower
198 * 20 bits will be 0x00000 for a start address, or 0xfffff for an end
199 * address. Refer to the MPC8240 book.
200 */
201
202#define CFG_BANK0_START 0x00000000
203#define CFG_BANK0_END (CFG_MAX_RAM_SIZE - 1)
204#define CFG_BANK0_ENABLE 1
205#define CFG_BANK1_START 0x3ff00000
206#define CFG_BANK1_END 0x3fffffff
207#define CFG_BANK1_ENABLE 0
208#define CFG_BANK2_START 0x3ff00000
209#define CFG_BANK2_END 0x3fffffff
210#define CFG_BANK2_ENABLE 0
211#define CFG_BANK3_START 0x3ff00000
212#define CFG_BANK3_END 0x3fffffff
213#define CFG_BANK3_ENABLE 0
214#define CFG_BANK4_START 0x3ff00000
215#define CFG_BANK4_END 0x3fffffff
216#define CFG_BANK4_ENABLE 0
217#define CFG_BANK5_START 0x3ff00000
218#define CFG_BANK5_END 0x3fffffff
219#define CFG_BANK5_ENABLE 0
220#define CFG_BANK6_START 0x3ff00000
221#define CFG_BANK6_END 0x3fffffff
222#define CFG_BANK6_ENABLE 0
223#define CFG_BANK7_START 0x3ff00000
224#define CFG_BANK7_END 0x3fffffff
225#define CFG_BANK7_ENABLE 0
226
227#define CFG_ODCR 0xff
228
229#define CONFIG_PCI 1 /* Include PCI support */
230#undef CONFIG_PCI_PNP
231
232/* PCI Memory space(s) */
233#define PCI_MEM_SPACE1_START 0x80000000
234#define PCI_MEM_SPACE2_START 0xfd000000
235
236/* ROM Spaces */
237#include "../board/bmw/bmw.h"
238
239/* BAT configuration */
240#define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
241#define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
242
243#define CFG_IBAT1L (0x70000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
244#define CFG_IBAT1U (0x70000000 | BATU_BL_256M | BATU_VS | BATU_VP)
245
246#define CFG_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
247#define CFG_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
248
249#define CFG_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
250#define CFG_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
251
252#define CFG_DBAT0L CFG_IBAT0L
253#define CFG_DBAT0U CFG_IBAT0U
254#define CFG_DBAT1L CFG_IBAT1L
255#define CFG_DBAT1U CFG_IBAT1U
256#define CFG_DBAT2L CFG_IBAT2L
257#define CFG_DBAT2U CFG_IBAT2U
258#define CFG_DBAT3L CFG_IBAT3L
259#define CFG_DBAT3U CFG_IBAT3U
260
261/*
262 * For booting Linux, the board info and command line data
263 * have to be in the first 8 MB of memory, since this is
264 * the maximum mapped by the Linux kernel during initialization.
265 */
266#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
267
268/*
269 * FLASH organization
270 */
271#define CFG_MAX_FLASH_BANKS 0 /* Max number of flash banks */
272#define CFG_MAX_FLASH_SECT 64 /* Max number of sectors per flash */
273
274#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
275#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
276
277/*
278 * Warining: environment is not EMBEDDED in the U-Boot code.
279 * It's stored in flash separately.
280 */
281#define CFG_ENV_IS_IN_NVRAM 1
282#define CONFIG_ENV_OVERWRITE 1
283#define CFG_NVRAM_ACCESS_ROUTINE 1
284#define CFG_ENV_ADDR 0x7c004000 /* right at the start of NVRAM */
285#define CFG_ENV_SIZE 0x1ff0 /* Size of the Environment - 8K */
286#define CFG_ENV_OFFSET 0 /* starting right at the beginning */
287
288/*
289 * Cache Configuration
290 */
291#define CFG_CACHELINE_SIZE 32
292#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
293# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
294#endif
295
296/*
297 * Internal Definitions
298 *
299 * Boot Flags
300 */
301#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
302#define BOOTFLAG_WARM 0x02 /* Software reboot */
303
304
305#endif /* __CONFIG_H */