blob: e1b9c646266c94cb331ad659ef2aec7250443ef1 [file] [log] [blame]
Dirk Eibach81b37932011-01-21 09:31:21 +01001/*
2 * (C) Copyright 2010
3 * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de
4 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
Dirk Eibach81b37932011-01-21 09:31:21 +01006 */
7
8#ifndef __GDSYS_FPGA_H
9#define __GDSYS_FPGA_H
10
Dirk Eibach6fabe552011-10-20 11:12:55 +020011int init_func_fpga(void);
12
Dirk Eibach81b37932011-01-21 09:31:21 +010013enum {
14 FPGA_STATE_DONE_FAILED = 1 << 0,
15 FPGA_STATE_REFLECTION_FAILED = 1 << 1,
Dirk Eibach6fabe552011-10-20 11:12:55 +020016 FPGA_STATE_PLATFORM = 1 << 2,
Dirk Eibach81b37932011-01-21 09:31:21 +010017};
18
19int get_fpga_state(unsigned dev);
20void print_fpga_state(unsigned dev);
21
Dirk Eibach20614a22013-06-26 16:04:26 +020022int fpga_set_reg(u32 fpga, u16 *reg, off_t regoff, u16 data);
23int fpga_get_reg(u32 fpga, u16 *reg, off_t regoff, u16 *data);
24
25extern struct ihs_fpga *fpga_ptr[];
26
27#define FPGA_SET_REG(ix, fld, val) \
28 fpga_set_reg((ix), \
29 &fpga_ptr[ix]->fld, \
30 offsetof(struct ihs_fpga, fld), \
31 val)
32
33#define FPGA_GET_REG(ix, fld, val) \
34 fpga_get_reg((ix), \
35 &fpga_ptr[ix]->fld, \
36 offsetof(struct ihs_fpga, fld), \
37 val)
38
Dirk Eibach6176f4c2012-04-27 10:33:46 +020039struct ihs_gpio {
Dirk Eibach81b37932011-01-21 09:31:21 +010040 u16 read;
41 u16 clear;
42 u16 set;
Dirk Eibach6176f4c2012-04-27 10:33:46 +020043};
Dirk Eibach81b37932011-01-21 09:31:21 +010044
Dirk Eibach6176f4c2012-04-27 10:33:46 +020045struct ihs_i2c {
Dirk Eibachb9577432014-07-03 09:28:18 +020046 u16 interrupt_status;
47 u16 interrupt_enable;
Dirk Eibach81b37932011-01-21 09:31:21 +010048 u16 write_mailbox_ext;
Dirk Eibachb9577432014-07-03 09:28:18 +020049 u16 write_mailbox;
Dirk Eibach81b37932011-01-21 09:31:21 +010050 u16 read_mailbox_ext;
Dirk Eibachb9577432014-07-03 09:28:18 +020051 u16 read_mailbox;
Dirk Eibach6176f4c2012-04-27 10:33:46 +020052};
Dirk Eibach81b37932011-01-21 09:31:21 +010053
Dirk Eibach6176f4c2012-04-27 10:33:46 +020054struct ihs_osd {
Dirk Eibach81b37932011-01-21 09:31:21 +010055 u16 version;
56 u16 features;
57 u16 control;
58 u16 xy_size;
Dirk Eibachd3b17002011-04-06 13:53:47 +020059 u16 xy_scale;
60 u16 x_pos;
61 u16 y_pos;
Dirk Eibach6176f4c2012-04-27 10:33:46 +020062};
Dirk Eibach81b37932011-01-21 09:31:21 +010063
Dirk Eibachf74a0272014-11-13 19:21:18 +010064struct ihs_mdio {
65 u16 control;
66 u16 address_data;
67 u16 rx_data;
68};
69
70struct ihs_io_ep {
71 u16 transmit_data;
72 u16 rx_tx_control;
73 u16 receive_data;
74 u16 rx_tx_status;
75 u16 reserved;
76 u16 device_address;
77 u16 target_address;
78};
79
Dirk Eibach9a659572012-04-26 03:54:22 +000080#ifdef CONFIG_NEO
Dirk Eibach6176f4c2012-04-27 10:33:46 +020081struct ihs_fpga {
Dirk Eibach9a659572012-04-26 03:54:22 +000082 u16 reflection_low; /* 0x0000 */
83 u16 versions; /* 0x0002 */
84 u16 fpga_features; /* 0x0004 */
85 u16 fpga_version; /* 0x0006 */
86 u16 reserved_0[8187]; /* 0x0008 */
87 u16 reflection_high; /* 0x3ffe */
Dirk Eibach6176f4c2012-04-27 10:33:46 +020088};
Dirk Eibach9a659572012-04-26 03:54:22 +000089#endif
90
Dirk Eibach81b37932011-01-21 09:31:21 +010091#ifdef CONFIG_IO
Dirk Eibach6176f4c2012-04-27 10:33:46 +020092struct ihs_fpga {
Dirk Eibach81b37932011-01-21 09:31:21 +010093 u16 reflection_low; /* 0x0000 */
94 u16 versions; /* 0x0002 */
95 u16 fpga_features; /* 0x0004 */
96 u16 fpga_version; /* 0x0006 */
97 u16 reserved_0[5]; /* 0x0008 */
98 u16 quad_serdes_reset; /* 0x0012 */
99 u16 reserved_1[8181]; /* 0x0014 */
100 u16 reflection_high; /* 0x3ffe */
Dirk Eibach6176f4c2012-04-27 10:33:46 +0200101};
Dirk Eibach81b37932011-01-21 09:31:21 +0100102#endif
103
Dirk Eibach6fabe552011-10-20 11:12:55 +0200104#ifdef CONFIG_IO64
Dirk Eibach20614a22013-06-26 16:04:26 +0200105struct ihs_fpga_channel {
106 u16 status_int;
107 u16 config_int;
108 u16 switch_connect_config;
109 u16 tx_destination;
110};
111
112struct ihs_fpga_hicb {
113 u16 status_int;
114 u16 config_int;
115};
116
Dirk Eibach6176f4c2012-04-27 10:33:46 +0200117struct ihs_fpga {
Dirk Eibach6fabe552011-10-20 11:12:55 +0200118 u16 reflection_low; /* 0x0000 */
119 u16 versions; /* 0x0002 */
120 u16 fpga_features; /* 0x0004 */
121 u16 fpga_version; /* 0x0006 */
122 u16 reserved_0[5]; /* 0x0008 */
123 u16 quad_serdes_reset; /* 0x0012 */
124 u16 reserved_1[502]; /* 0x0014 */
Dirk Eibach20614a22013-06-26 16:04:26 +0200125 struct ihs_fpga_channel ch[32]; /* 0x0400 */
126 struct ihs_fpga_channel hicb_ch[32]; /* 0x0500 */
127 u16 reserved_2[7487]; /* 0x0580 */
Dirk Eibach6fabe552011-10-20 11:12:55 +0200128 u16 reflection_high; /* 0x3ffe */
Dirk Eibach6176f4c2012-04-27 10:33:46 +0200129};
Dirk Eibach6fabe552011-10-20 11:12:55 +0200130#endif
131
Dirk Eibach81b37932011-01-21 09:31:21 +0100132#ifdef CONFIG_IOCON
Dirk Eibach6176f4c2012-04-27 10:33:46 +0200133struct ihs_fpga {
Dirk Eibach81b37932011-01-21 09:31:21 +0100134 u16 reflection_low; /* 0x0000 */
135 u16 versions; /* 0x0002 */
136 u16 fpga_version; /* 0x0004 */
137 u16 fpga_features; /* 0x0006 */
Dirk Eibachf74a0272014-11-13 19:21:18 +0100138 u16 reserved_0[1]; /* 0x0008 */
139 u16 top_interrupt; /* 0x000a */
140 u16 reserved_1[4]; /* 0x000c */
141 struct ihs_gpio gpio; /* 0x0014 */
142 u16 mpc3w_control; /* 0x001a */
143 u16 reserved_2[2]; /* 0x001c */
144 struct ihs_io_ep ep; /* 0x0020 */
145 u16 reserved_3[9]; /* 0x002e */
Dirk Eibach9ac33852015-10-28 11:46:22 +0100146 struct ihs_i2c i2c0; /* 0x0040 */
Dirk Eibachf74a0272014-11-13 19:21:18 +0100147 u16 reserved_4[10]; /* 0x004c */
148 u16 mc_int; /* 0x0060 */
149 u16 mc_int_en; /* 0x0062 */
150 u16 mc_status; /* 0x0064 */
151 u16 mc_control; /* 0x0066 */
152 u16 mc_tx_data; /* 0x0068 */
153 u16 mc_tx_address; /* 0x006a */
154 u16 mc_tx_cmd; /* 0x006c */
155 u16 mc_res; /* 0x006e */
156 u16 mc_rx_cmd_status; /* 0x0070 */
157 u16 mc_rx_data; /* 0x0072 */
158 u16 reserved_5[69]; /* 0x0074 */
159 u16 reflection_high; /* 0x00fe */
Dirk Eibach981bacd2015-10-28 11:46:35 +0100160 struct ihs_osd osd0; /* 0x0100 */
Dirk Eibachf74a0272014-11-13 19:21:18 +0100161 u16 reserved_6[889]; /* 0x010e */
Dirk Eibach981bacd2015-10-28 11:46:35 +0100162 u16 videomem0[2048]; /* 0x0800 */
Dirk Eibachf74a0272014-11-13 19:21:18 +0100163};
164#endif
165
Dirk Eibach3c6a5092016-06-02 09:05:41 +0200166#if defined(CONFIG_HRCON) || defined(CONFIG_STRIDER_CON_DP)
Dirk Eibachf74a0272014-11-13 19:21:18 +0100167struct ihs_fpga {
168 u16 reflection_low; /* 0x0000 */
169 u16 versions; /* 0x0002 */
170 u16 fpga_version; /* 0x0004 */
171 u16 fpga_features; /* 0x0006 */
172 u16 reserved_0[1]; /* 0x0008 */
173 u16 top_interrupt; /* 0x000a */
Dirk Eibach981bacd2015-10-28 11:46:35 +0100174 u16 reserved_1[2]; /* 0x000c */
175 u16 control; /* 0x0010 */
176 u16 extended_control; /* 0x0012 */
Dirk Eibach6176f4c2012-04-27 10:33:46 +0200177 struct ihs_gpio gpio; /* 0x0014 */
Dirk Eibach81b37932011-01-21 09:31:21 +0100178 u16 mpc3w_control; /* 0x001a */
Dirk Eibachf74a0272014-11-13 19:21:18 +0100179 u16 reserved_2[2]; /* 0x001c */
180 struct ihs_io_ep ep; /* 0x0020 */
181 u16 reserved_3[9]; /* 0x002e */
Dirk Eibach9ac33852015-10-28 11:46:22 +0100182 struct ihs_i2c i2c0; /* 0x0040 */
Dirk Eibachf74a0272014-11-13 19:21:18 +0100183 u16 reserved_4[10]; /* 0x004c */
Dirk Eibach437145e2013-07-25 19:28:13 +0200184 u16 mc_int; /* 0x0060 */
185 u16 mc_int_en; /* 0x0062 */
186 u16 mc_status; /* 0x0064 */
187 u16 mc_control; /* 0x0066 */
188 u16 mc_tx_data; /* 0x0068 */
189 u16 mc_tx_address; /* 0x006a */
190 u16 mc_tx_cmd; /* 0x006c */
191 u16 mc_res; /* 0x006e */
192 u16 mc_rx_cmd_status; /* 0x0070 */
193 u16 mc_rx_data; /* 0x0072 */
Dirk Eibachf74a0272014-11-13 19:21:18 +0100194 u16 reserved_5[69]; /* 0x0074 */
Dirk Eibach81b37932011-01-21 09:31:21 +0100195 u16 reflection_high; /* 0x00fe */
Dirk Eibach981bacd2015-10-28 11:46:35 +0100196 struct ihs_osd osd0; /* 0x0100 */
197#ifdef CONFIG_SYS_OSD_DH
198 u16 reserved_6[57]; /* 0x010e */
199 struct ihs_osd osd1; /* 0x0180 */
200 u16 reserved_7[9]; /* 0x018e */
201 struct ihs_i2c i2c1; /* 0x01a0 */
202 u16 reserved_8[1834]; /* 0x01ac */
203 u16 videomem0[2048]; /* 0x1000 */
204 u16 videomem1[2048]; /* 0x2000 */
205#else
Dirk Eibachf74a0272014-11-13 19:21:18 +0100206 u16 reserved_6[889]; /* 0x010e */
Dirk Eibach981bacd2015-10-28 11:46:35 +0100207 u16 videomem0[2048]; /* 0x0800 */
208#endif
Dirk Eibach6176f4c2012-04-27 10:33:46 +0200209};
Dirk Eibach81b37932011-01-21 09:31:21 +0100210#endif
211
Dirk Eibachb355f172015-10-28 11:46:32 +0100212#ifdef CONFIG_STRIDER_CPU
213struct ihs_fpga {
214 u16 reflection_low; /* 0x0000 */
215 u16 versions; /* 0x0002 */
216 u16 fpga_version; /* 0x0004 */
217 u16 fpga_features; /* 0x0006 */
218 u16 reserved_0[1]; /* 0x0008 */
219 u16 top_interrupt; /* 0x000a */
220 u16 reserved_1[3]; /* 0x000c */
221 u16 extended_control; /* 0x0012 */
222 struct ihs_gpio gpio; /* 0x0014 */
223 u16 mpc3w_control; /* 0x001a */
224 u16 reserved_2[2]; /* 0x001c */
225 struct ihs_io_ep ep; /* 0x0020 */
226 u16 reserved_3[9]; /* 0x002e */
227 u16 mc_int; /* 0x0040 */
228 u16 mc_int_en; /* 0x0042 */
229 u16 mc_status; /* 0x0044 */
230 u16 mc_control; /* 0x0046 */
231 u16 mc_tx_data; /* 0x0048 */
232 u16 mc_tx_address; /* 0x004a */
233 u16 mc_tx_cmd; /* 0x004c */
234 u16 mc_res; /* 0x004e */
235 u16 mc_rx_cmd_status; /* 0x0050 */
236 u16 mc_rx_data; /* 0x0052 */
237 u16 reserved_4[62]; /* 0x0054 */
238 struct ihs_i2c i2c0; /* 0x00d0 */
239};
240#endif
241
242#ifdef CONFIG_STRIDER_CON
243struct ihs_fpga {
244 u16 reflection_low; /* 0x0000 */
245 u16 versions; /* 0x0002 */
246 u16 fpga_version; /* 0x0004 */
247 u16 fpga_features; /* 0x0006 */
248 u16 reserved_0[1]; /* 0x0008 */
249 u16 top_interrupt; /* 0x000a */
250 u16 reserved_1[4]; /* 0x000c */
251 struct ihs_gpio gpio; /* 0x0014 */
252 u16 mpc3w_control; /* 0x001a */
253 u16 reserved_2[2]; /* 0x001c */
254 struct ihs_io_ep ep; /* 0x0020 */
255 u16 reserved_3[9]; /* 0x002e */
256 struct ihs_i2c i2c0; /* 0x0040 */
257 u16 reserved_4[10]; /* 0x004c */
258 u16 mc_int; /* 0x0060 */
259 u16 mc_int_en; /* 0x0062 */
260 u16 mc_status; /* 0x0064 */
261 u16 mc_control; /* 0x0066 */
262 u16 mc_tx_data; /* 0x0068 */
263 u16 mc_tx_address; /* 0x006a */
264 u16 mc_tx_cmd; /* 0x006c */
265 u16 mc_res; /* 0x006e */
266 u16 mc_rx_cmd_status; /* 0x0070 */
267 u16 mc_rx_data; /* 0x0072 */
268 u16 reserved_5[70]; /* 0x0074 */
Dirk Eibach981bacd2015-10-28 11:46:35 +0100269 struct ihs_osd osd0; /* 0x0100 */
Dirk Eibachb355f172015-10-28 11:46:32 +0100270 u16 reserved_6[889]; /* 0x010e */
Dirk Eibach981bacd2015-10-28 11:46:35 +0100271 u16 videomem0[2048]; /* 0x0800 */
Dirk Eibachb355f172015-10-28 11:46:32 +0100272};
273#endif
274
Dirk Eibach81b37932011-01-21 09:31:21 +0100275#ifdef CONFIG_DLVISION_10G
Dirk Eibach6176f4c2012-04-27 10:33:46 +0200276struct ihs_fpga {
Dirk Eibach81b37932011-01-21 09:31:21 +0100277 u16 reflection_low; /* 0x0000 */
278 u16 versions; /* 0x0002 */
279 u16 fpga_version; /* 0x0004 */
280 u16 fpga_features; /* 0x0006 */
281 u16 reserved_0[10]; /* 0x0008 */
282 u16 extended_interrupt; /* 0x001c */
Dirk Eibachb9577432014-07-03 09:28:18 +0200283 u16 reserved_1[29]; /* 0x001e */
Dirk Eibachc0413ee2011-04-06 13:53:48 +0200284 u16 mpc3w_control; /* 0x0058 */
Dirk Eibachb9577432014-07-03 09:28:18 +0200285 u16 reserved_2[3]; /* 0x005a */
Dirk Eibach9ac33852015-10-28 11:46:22 +0100286 struct ihs_i2c i2c0; /* 0x0060 */
287 u16 reserved_3[2]; /* 0x006c */
288 struct ihs_i2c i2c1; /* 0x0070 */
289 u16 reserved_4[194]; /* 0x007c */
Dirk Eibach981bacd2015-10-28 11:46:35 +0100290 struct ihs_osd osd0; /* 0x0200 */
Dirk Eibach9ac33852015-10-28 11:46:22 +0100291 u16 reserved_5[761]; /* 0x020e */
Dirk Eibach981bacd2015-10-28 11:46:35 +0100292 u16 videomem0[2048]; /* 0x0800 */
Dirk Eibach6176f4c2012-04-27 10:33:46 +0200293};
Dirk Eibach81b37932011-01-21 09:31:21 +0100294#endif
295
296#endif