blob: 66c7b4f95fb3d4a45215cb3e372be630dde5a0e4 [file] [log] [blame]
Kumar Galae1c09492010-07-15 16:49:03 -05001/*
ramneek mehresh3d339632012-04-18 19:39:53 +00002 * Copyright 2009-2012 Freescale Semiconductor, Inc.
Kumar Galae1c09492010-07-15 16:49:03 -05003 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23/*
24 * Corenet DS style board configuration file
25 */
26#ifndef __CONFIG_H
27#define __CONFIG_H
28
29#include "../board/freescale/common/ics307_clk.h"
30
Shaohui Xie25a2b392011-03-16 10:10:32 +080031#ifdef CONFIG_RAMBOOT_PBL
32#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
33#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Shaohui Xieea65fd82012-08-10 02:49:35 +000034#define CONFIG_PBLPBI_CONFIG $(SRCTREE)/board/freescale/corenet_ds/pbi.cfg
35#if defined(CONFIG_P3041DS)
36#define CONFIG_PBLRCW_CONFIG $(SRCTREE)/board/freescale/corenet_ds/rcw_p3041ds.cfg
37#elif defined(CONFIG_P4080DS)
38#define CONFIG_PBLRCW_CONFIG $(SRCTREE)/board/freescale/corenet_ds/rcw_p4080ds.cfg
39#elif defined(CONFIG_P5020DS)
40#define CONFIG_PBLRCW_CONFIG $(SRCTREE)/board/freescale/corenet_ds/rcw_p5020ds.cfg
Shaohui Xie171d0d22013-03-25 07:40:11 +000041#elif defined(CONFIG_P5040DS)
42#define CONFIG_PBLRCW_CONFIG $(SRCTREE)/board/freescale/corenet_ds/rcw_p5040ds.cfg
Shaohui Xieea65fd82012-08-10 02:49:35 +000043#endif
Shaohui Xie25a2b392011-03-16 10:10:32 +080044#endif
45
Liu Gangb4611ee2012-08-09 05:10:03 +000046#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Liu Gang1e084582012-03-08 00:33:18 +000047/* Set 1M boot space */
Liu Gangb4611ee2012-08-09 05:10:03 +000048#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
49#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
50 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
Liu Gang1e084582012-03-08 00:33:18 +000051#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
52#define CONFIG_SYS_NO_FLASH
53#endif
54
Kumar Galae1c09492010-07-15 16:49:03 -050055/* High Level Configuration Options */
56#define CONFIG_BOOKE
57#define CONFIG_E500 /* BOOKE e500 family */
58#define CONFIG_E500MC /* BOOKE e500mc family */
59#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
60#define CONFIG_MPC85xx /* MPC85xx/PQ3 platform */
61#define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
62#define CONFIG_MP /* support multiple processors */
63
Kumar Gala51832132010-10-20 16:02:41 -050064#ifndef CONFIG_SYS_TEXT_BASE
65#define CONFIG_SYS_TEXT_BASE 0xeff80000
66#endif
67
Kumar Galae727a362011-01-12 02:48:53 -060068#ifndef CONFIG_RESET_VECTOR_ADDRESS
69#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
70#endif
71
Kumar Galae1c09492010-07-15 16:49:03 -050072#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
73#define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS
74#define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */
75#define CONFIG_PCI /* Enable PCI/PCIE */
76#define CONFIG_PCIE1 /* PCIE controler 1 */
77#define CONFIG_PCIE2 /* PCIE controler 2 */
Kumar Galae1c09492010-07-15 16:49:03 -050078#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
79#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
Kumar Galae1c09492010-07-15 16:49:03 -050080
Kumar Galae1c09492010-07-15 16:49:03 -050081#define CONFIG_FSL_LAW /* Use common FSL init code */
82
83#define CONFIG_ENV_OVERWRITE
84
85#ifdef CONFIG_SYS_NO_FLASH
Liu Gangb4611ee2012-08-09 05:10:03 +000086#if !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) && !defined(CONFIG_RAMBOOT_PBL)
Kumar Galae1c09492010-07-15 16:49:03 -050087#define CONFIG_ENV_IS_NOWHERE
Liu Gang85bcd732012-03-08 00:33:20 +000088#endif
Kumar Galae1c09492010-07-15 16:49:03 -050089#else
Kumar Galae1c09492010-07-15 16:49:03 -050090#define CONFIG_FLASH_CFI_DRIVER
91#define CONFIG_SYS_FLASH_CFI
York Sun7b1559d2011-06-30 11:00:56 -070092#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
Shaohui Xiec6083892011-05-12 18:46:40 +080093#endif
94
95#if defined(CONFIG_SPIFLASH)
96#define CONFIG_SYS_EXTRA_ENV_RELOC
97#define CONFIG_ENV_IS_IN_SPI_FLASH
98#define CONFIG_ENV_SPI_BUS 0
99#define CONFIG_ENV_SPI_CS 0
100#define CONFIG_ENV_SPI_MAX_HZ 10000000
101#define CONFIG_ENV_SPI_MODE 0
102#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
103#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
104#define CONFIG_ENV_SECT_SIZE 0x10000
105#elif defined(CONFIG_SDCARD)
106#define CONFIG_SYS_EXTRA_ENV_RELOC
107#define CONFIG_ENV_IS_IN_MMC
Fabio Estevamae8c45e2012-01-11 09:20:50 +0000108#define CONFIG_FSL_FIXED_MMC_LOCATION
Shaohui Xiec6083892011-05-12 18:46:40 +0800109#define CONFIG_SYS_MMC_ENV_DEV 0
110#define CONFIG_ENV_SIZE 0x2000
111#define CONFIG_ENV_OFFSET (512 * 1097)
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800112#elif defined(CONFIG_NAND)
113#define CONFIG_SYS_EXTRA_ENV_RELOC
114#define CONFIG_ENV_IS_IN_NAND
115#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
116#define CONFIG_ENV_OFFSET (5 * CONFIG_SYS_NAND_BLOCK_SIZE)
Liu Gangb4611ee2012-08-09 05:10:03 +0000117#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
Liu Gang85bcd732012-03-08 00:33:20 +0000118#define CONFIG_ENV_IS_IN_REMOTE
119#define CONFIG_ENV_ADDR 0xffe20000
120#define CONFIG_ENV_SIZE 0x2000
Liu Gang170fae22012-03-08 00:33:15 +0000121#elif defined(CONFIG_ENV_IS_NOWHERE)
122#define CONFIG_ENV_SIZE 0x2000
Shaohui Xiec6083892011-05-12 18:46:40 +0800123#else
124#define CONFIG_ENV_IS_IN_FLASH
Shaohui Xie25a2b392011-03-16 10:10:32 +0800125#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Shaohui Xiec6083892011-05-12 18:46:40 +0800126#define CONFIG_ENV_SIZE 0x2000
127#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Kumar Galae1c09492010-07-15 16:49:03 -0500128#endif
129
130#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
Kumar Galae1c09492010-07-15 16:49:03 -0500131
132/*
133 * These can be toggled for performance analysis, otherwise use default.
134 */
135#define CONFIG_SYS_CACHE_STASHING
136#define CONFIG_BACKSIDE_L2_CACHE
137#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
138#define CONFIG_BTB /* toggle branch predition */
York Sun147fde12011-01-10 12:02:58 +0000139#define CONFIG_DDR_ECC
Kumar Galae1c09492010-07-15 16:49:03 -0500140#ifdef CONFIG_DDR_ECC
141#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
142#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
143#endif
144
145#define CONFIG_ENABLE_36BIT_PHYS
146
147#ifdef CONFIG_PHYS_64BIT
148#define CONFIG_ADDR_MAP
149#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
150#endif
151
York Sun18acc8b2010-09-28 15:20:36 -0700152#define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
Kumar Galae1c09492010-07-15 16:49:03 -0500153#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
154#define CONFIG_SYS_MEMTEST_END 0x00400000
155#define CONFIG_SYS_ALT_MEMTEST
156#define CONFIG_PANIC_HANG /* do not reset board on panic */
157
158/*
Shaohui Xie25a2b392011-03-16 10:10:32 +0800159 * Config the L3 Cache as L3 SRAM
160 */
161#define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
162#ifdef CONFIG_PHYS_64BIT
163#define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
164#else
165#define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
166#endif
167#define CONFIG_SYS_L3_SIZE (1024 << 10)
168#define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
169
Kumar Galae1c09492010-07-15 16:49:03 -0500170#ifdef CONFIG_PHYS_64BIT
171#define CONFIG_SYS_DCSRBAR 0xf0000000
172#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
173#endif
174
175/* EEPROM */
176#define CONFIG_ID_EEPROM
177#define CONFIG_SYS_I2C_EEPROM_NXID
178#define CONFIG_SYS_EEPROM_BUS_NUM 0
179#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
180#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
181
182/*
183 * DDR Setup
184 */
185#define CONFIG_VERY_BIG_RAM
186#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
187#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
188
189#define CONFIG_DIMM_SLOTS_PER_CTLR 1
york0b2bb6d2010-07-02 22:25:59 +0000190#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
Kumar Galae1c09492010-07-15 16:49:03 -0500191
192#define CONFIG_DDR_SPD
193#define CONFIG_FSL_DDR3
194
Kumar Galae1c09492010-07-15 16:49:03 -0500195#define CONFIG_SYS_SPD_BUS_NUM 1
196#define SPD_EEPROM_ADDRESS1 0x51
197#define SPD_EEPROM_ADDRESS2 0x52
Kumar Galae38209e2011-02-09 02:00:08 +0000198#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
York Sun269c7eb2010-10-18 13:46:49 -0700199#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
Kumar Galae1c09492010-07-15 16:49:03 -0500200
201/*
202 * Local Bus Definitions
203 */
204
205/* Set the local bus clock 1/8 of platform clock */
206#define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
207
208#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */
209#ifdef CONFIG_PHYS_64BIT
210#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
211#else
212#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
213#endif
214
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800215#define CONFIG_SYS_FLASH_BR_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000216 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800217 | BR_PS_16 | BR_V)
218#define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
Kumar Galae1c09492010-07-15 16:49:03 -0500219 | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
220
221#define CONFIG_SYS_BR1_PRELIM \
222 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
223#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
224
Kumar Galae1c09492010-07-15 16:49:03 -0500225#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
226#ifdef CONFIG_PHYS_64BIT
227#define PIXIS_BASE_PHYS 0xfffdf0000ull
228#else
229#define PIXIS_BASE_PHYS PIXIS_BASE
230#endif
231
232#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
233#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
234
235#define PIXIS_LBMAP_SWITCH 7
236#define PIXIS_LBMAP_MASK 0xf0
237#define PIXIS_LBMAP_SHIFT 4
238#define PIXIS_LBMAP_ALTBANK 0x40
239
240#define CONFIG_SYS_FLASH_QUIET_TEST
241#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
242
243#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
244#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
245#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
246#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
247
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200248#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Kumar Galae1c09492010-07-15 16:49:03 -0500249
Shaohui Xie25a2b392011-03-16 10:10:32 +0800250#if defined(CONFIG_RAMBOOT_PBL)
251#define CONFIG_SYS_RAMBOOT
252#endif
253
Kumar Galae38209e2011-02-09 02:00:08 +0000254/* Nand Flash */
Kumar Galae38209e2011-02-09 02:00:08 +0000255#ifdef CONFIG_NAND_FSL_ELBC
256#define CONFIG_SYS_NAND_BASE 0xffa00000
257#ifdef CONFIG_PHYS_64BIT
258#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
259#else
260#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
261#endif
262
263#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
264#define CONFIG_SYS_MAX_NAND_DEVICE 1
265#define CONFIG_MTD_NAND_VERIFY_WRITE
266#define CONFIG_CMD_NAND
267#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
268
269/* NAND flash config */
270#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
271 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
272 | BR_PS_8 /* Port Size = 8 bit */ \
273 | BR_MS_FCM /* MSEL = FCM */ \
274 | BR_V) /* valid */
275#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
276 | OR_FCM_PGS /* Large Page*/ \
277 | OR_FCM_CSCT \
278 | OR_FCM_CST \
279 | OR_FCM_CHT \
280 | OR_FCM_SCY_1 \
281 | OR_FCM_TRLX \
282 | OR_FCM_EHTR)
283
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800284#ifdef CONFIG_NAND
285#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
286#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
287#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
288#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
289#else
290#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
291#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
292#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
293#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
294#endif
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800295#else
296#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
297#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
Kumar Galad0af3b92011-08-31 09:50:13 -0500298#endif /* CONFIG_NAND_FSL_ELBC */
Kumar Galae38209e2011-02-09 02:00:08 +0000299
Kumar Galae1c09492010-07-15 16:49:03 -0500300#define CONFIG_SYS_FLASH_EMPTY_INFO
301#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
302#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
303
304#define CONFIG_BOARD_EARLY_INIT_F
305#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
306#define CONFIG_MISC_INIT_R
307
308#define CONFIG_HWCONFIG
309
310/* define to use L1 as initial stack */
311#define CONFIG_L1_INIT_RAM
312#define CONFIG_SYS_INIT_RAM_LOCK
313#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
314#ifdef CONFIG_PHYS_64BIT
315#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
316#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
317/* The assembler doesn't like typecast */
318#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
319 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
320 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
321#else
322#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
323#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
324#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
325#endif
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200326#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Kumar Galae1c09492010-07-15 16:49:03 -0500327
Wolfgang Denk0191e472010-10-26 14:34:52 +0200328#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Kumar Galae1c09492010-07-15 16:49:03 -0500329#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
330
331#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
332#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
333
334/* Serial Port - controlled on board with jumper J8
335 * open - index 2
336 * shorted - index 1
337 */
338#define CONFIG_CONS_INDEX 1
339#define CONFIG_SYS_NS16550
340#define CONFIG_SYS_NS16550_SERIAL
341#define CONFIG_SYS_NS16550_REG_SIZE 1
342#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
343
344#define CONFIG_SYS_BAUDRATE_TABLE \
345 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
346
347#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
348#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
349#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
350#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
351
352/* Use the HUSH parser */
353#define CONFIG_SYS_HUSH_PARSER
Kumar Galae1c09492010-07-15 16:49:03 -0500354
355/* pass open firmware flat tree */
356#define CONFIG_OF_LIBFDT
357#define CONFIG_OF_BOARD_SETUP
358#define CONFIG_OF_STDOUT_VIA_ALIAS
359
360/* new uImage format support */
361#define CONFIG_FIT
362#define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
363
364/* I2C */
365#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
366#define CONFIG_HARD_I2C /* I2C with hardware support */
367#define CONFIG_I2C_MULTI_BUS
368#define CONFIG_I2C_CMD_TREE
369#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
370#define CONFIG_SYS_I2C_SLAVE 0x7F
371#define CONFIG_SYS_I2C_OFFSET 0x118000
372#define CONFIG_SYS_I2C2_OFFSET 0x118100
373
374/*
375 * RapidIO
376 */
Kumar Gala8975d7a2010-12-30 12:09:53 -0600377#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500378#ifdef CONFIG_PHYS_64BIT
Kumar Gala8975d7a2010-12-30 12:09:53 -0600379#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500380#else
Kumar Gala8975d7a2010-12-30 12:09:53 -0600381#define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500382#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600383#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
Kumar Galae1c09492010-07-15 16:49:03 -0500384
Kumar Gala8975d7a2010-12-30 12:09:53 -0600385#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500386#ifdef CONFIG_PHYS_64BIT
Kumar Gala8975d7a2010-12-30 12:09:53 -0600387#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500388#else
Kumar Gala8975d7a2010-12-30 12:09:53 -0600389#define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500390#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600391#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
Kumar Galae1c09492010-07-15 16:49:03 -0500392
393/*
Liu Gang4cc85322012-03-08 00:33:17 +0000394 * for slave u-boot IMAGE instored in master memory space,
395 * PHYS must be aligned based on the SIZE
396 */
Liu Gang99e0c292012-08-09 05:10:02 +0000397#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef080000ull
398#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff80000ull
399#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x80000 /* 512K */
400#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff80000ull
Liu Gang85bcd732012-03-08 00:33:20 +0000401/*
Liu Gangd7b17a92012-08-09 05:09:59 +0000402 * for slave UCODE and ENV instored in master memory space,
Liu Gang85bcd732012-03-08 00:33:20 +0000403 * PHYS must be aligned based on the SIZE
404 */
Liu Gang99e0c292012-08-09 05:10:02 +0000405#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef040000ull
406#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
407#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
Liu Gangd7b17a92012-08-09 05:09:59 +0000408
Liu Gangf420aa92012-03-08 00:33:21 +0000409/* slave core release by master*/
Liu Gang99e0c292012-08-09 05:10:02 +0000410#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
411#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
Liu Gang4cc85322012-03-08 00:33:17 +0000412
413/*
Liu Gangb4611ee2012-08-09 05:10:03 +0000414 * SRIO_PCIE_BOOT - SLAVE
Liu Gang1e084582012-03-08 00:33:18 +0000415 */
Liu Gangb4611ee2012-08-09 05:10:03 +0000416#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
417#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
418#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
419 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
Liu Gang1e084582012-03-08 00:33:18 +0000420#endif
421
422/*
Shaohui Xie58649792011-05-12 18:46:14 +0800423 * eSPI - Enhanced SPI
424 */
425#define CONFIG_FSL_ESPI
426#define CONFIG_SPI_FLASH
427#define CONFIG_SPI_FLASH_SPANSION
428#define CONFIG_CMD_SF
429#define CONFIG_SF_DEFAULT_SPEED 10000000
430#define CONFIG_SF_DEFAULT_MODE 0
431
432/*
Kumar Galae1c09492010-07-15 16:49:03 -0500433 * General PCI
434 * Memory space is mapped 1-1, but I/O space must start from 0.
435 */
436
437/* controller 1, direct to uli, tgtid 3, Base address 20000 */
438#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
439#ifdef CONFIG_PHYS_64BIT
440#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
441#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
442#else
443#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
444#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
445#endif
446#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
447#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
448#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
449#ifdef CONFIG_PHYS_64BIT
450#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
451#else
452#define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
453#endif
454#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
455
456/* controller 2, Slot 2, tgtid 2, Base address 201000 */
457#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
458#ifdef CONFIG_PHYS_64BIT
459#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
460#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
461#else
462#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
463#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
464#endif
465#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
466#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
467#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
468#ifdef CONFIG_PHYS_64BIT
469#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
470#else
471#define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
472#endif
473#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
474
475/* controller 3, Slot 1, tgtid 1, Base address 202000 */
Trübenbach, Ralfd8ec2c02011-04-20 13:04:47 +0000476#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500477#ifdef CONFIG_PHYS_64BIT
478#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
479#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
480#else
481#define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000
482#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000
483#endif
484#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
485#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
486#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
487#ifdef CONFIG_PHYS_64BIT
488#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
489#else
490#define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
491#endif
492#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
493
Kumar Gala67a6dfe2010-07-09 09:12:18 -0500494/* controller 4, Base address 203000 */
495#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
496#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
497#define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
498#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
499#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
500#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
501
Kumar Galae1c09492010-07-15 16:49:03 -0500502/* Qman/Bman */
Haiying Wang325a12f2011-01-20 22:26:31 +0000503#define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
Kumar Galae1c09492010-07-15 16:49:03 -0500504#define CONFIG_SYS_BMAN_NUM_PORTALS 10
505#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
506#ifdef CONFIG_PHYS_64BIT
507#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
508#else
509#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
510#endif
511#define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
512#define CONFIG_SYS_QMAN_NUM_PORTALS 10
513#define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
514#ifdef CONFIG_PHYS_64BIT
515#define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
516#else
517#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
518#endif
519#define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
520
521#define CONFIG_SYS_DPAA_FMAN
522#define CONFIG_SYS_DPAA_PME
523/* Default address of microcode for the Linux Fman driver */
Timur Tabibb763662011-05-03 13:35:11 -0500524#if defined(CONFIG_SPIFLASH)
525/*
526 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
527 * env, so we got 0x110000.
528 */
Timur Tabi275f4bb2011-11-22 09:21:25 -0600529#define CONFIG_SYS_QE_FW_IN_SPIFLASH
530#define CONFIG_SYS_QE_FMAN_FW_ADDR 0x110000
Timur Tabibb763662011-05-03 13:35:11 -0500531#elif defined(CONFIG_SDCARD)
532/*
533 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
534 * about 545KB (1089 blocks), Env is stored after the image, and the env size is
535 * 0x2000 (16 blocks), 8 + 1089 + 16 = 1113, enlarge it to 1130.
536 */
Timur Tabi275f4bb2011-11-22 09:21:25 -0600537#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
538#define CONFIG_SYS_QE_FMAN_FW_ADDR (512 * 1130)
Timur Tabibb763662011-05-03 13:35:11 -0500539#elif defined(CONFIG_NAND)
Timur Tabi275f4bb2011-11-22 09:21:25 -0600540#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
541#define CONFIG_SYS_QE_FMAN_FW_ADDR (6 * CONFIG_SYS_NAND_BLOCK_SIZE)
Liu Gangb4611ee2012-08-09 05:10:03 +0000542#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
Liu Gang1e084582012-03-08 00:33:18 +0000543/*
544 * Slave has no ucode locally, it can fetch this from remote. When implementing
545 * in two corenet boards, slave's ucode could be stored in master's memory
546 * space, the address can be mapped from slave TLB->slave LAW->
Liu Gangb4611ee2012-08-09 05:10:03 +0000547 * slave SRIO or PCIE outbound window->master inbound window->
548 * master LAW->the ucode address in master's memory space.
Liu Gang1e084582012-03-08 00:33:18 +0000549 */
550#define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
Liu Gang58f030c2012-03-08 00:33:19 +0000551#define CONFIG_SYS_QE_FMAN_FW_ADDR 0xFFE00000
Kumar Galae1c09492010-07-15 16:49:03 -0500552#else
Timur Tabi275f4bb2011-11-22 09:21:25 -0600553#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
York Sun80f535b2012-10-19 08:35:12 +0000554#define CONFIG_SYS_QE_FMAN_FW_ADDR 0xEFF40000
Kumar Galae1c09492010-07-15 16:49:03 -0500555#endif
Timur Tabi275f4bb2011-11-22 09:21:25 -0600556#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
557#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
Kumar Galae1c09492010-07-15 16:49:03 -0500558
559#ifdef CONFIG_SYS_DPAA_FMAN
560#define CONFIG_FMAN_ENET
Andy Fleming79ce05b2010-10-20 15:35:16 -0500561#define CONFIG_PHYLIB_10G
562#define CONFIG_PHY_VITESSE
563#define CONFIG_PHY_TERANETICS
Kumar Galae1c09492010-07-15 16:49:03 -0500564#endif
565
566#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000567#define CONFIG_PCI_INDIRECT_BRIDGE
Kumar Galae1c09492010-07-15 16:49:03 -0500568#define CONFIG_PCI_PNP /* do pci plug-and-play */
569#define CONFIG_E1000
570
Kumar Galae1c09492010-07-15 16:49:03 -0500571#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
572#define CONFIG_DOS_PARTITION
573#endif /* CONFIG_PCI */
574
575/* SATA */
576#ifdef CONFIG_FSL_SATA_V2
577#define CONFIG_LIBATA
578#define CONFIG_FSL_SATA
579
580#define CONFIG_SYS_SATA_MAX_DEVICE 2
581#define CONFIG_SATA1
582#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
583#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
584#define CONFIG_SATA2
585#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
586#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
587
588#define CONFIG_LBA48
589#define CONFIG_CMD_SATA
590#define CONFIG_DOS_PARTITION
591#define CONFIG_CMD_EXT2
592#endif
593
594#ifdef CONFIG_FMAN_ENET
595#define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c
596#define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d
597#define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e
598#define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f
599#define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4
600
Kumar Galae1c09492010-07-15 16:49:03 -0500601#define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c
602#define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d
603#define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e
604#define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f
605#define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0
Kumar Galae1c09492010-07-15 16:49:03 -0500606
607#define CONFIG_SYS_TBIPA_VALUE 8
608#define CONFIG_MII /* MII PHY management */
609#define CONFIG_ETHPRIME "FM1@DTSEC1"
610#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
611#endif
612
613/*
614 * Environment
615 */
Kumar Galae1c09492010-07-15 16:49:03 -0500616#define CONFIG_LOADS_ECHO /* echo on for serial download */
617#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
618
619/*
620 * Command line configuration.
621 */
622#include <config_cmd_default.h>
623
Kim Phillipsf0c9d532011-04-05 07:15:14 +0000624#define CONFIG_CMD_DHCP
Kumar Galae1c09492010-07-15 16:49:03 -0500625#define CONFIG_CMD_ELF
626#define CONFIG_CMD_ERRATA
Kim Phillipsf0c9d532011-04-05 07:15:14 +0000627#define CONFIG_CMD_GREPENV
Kumar Galae1c09492010-07-15 16:49:03 -0500628#define CONFIG_CMD_IRQ
629#define CONFIG_CMD_I2C
630#define CONFIG_CMD_MII
631#define CONFIG_CMD_PING
632#define CONFIG_CMD_SETEXPR
Kumar Galaaff60ff2011-08-31 09:16:02 -0500633#define CONFIG_CMD_REGINFO
Kumar Galae1c09492010-07-15 16:49:03 -0500634
635#ifdef CONFIG_PCI
636#define CONFIG_CMD_PCI
637#define CONFIG_CMD_NET
638#endif
639
640/*
641* USB
642*/
ramneek mehresh3d339632012-04-18 19:39:53 +0000643#define CONFIG_HAS_FSL_DR_USB
644#define CONFIG_HAS_FSL_MPH_USB
645
646#if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
Kumar Galae1c09492010-07-15 16:49:03 -0500647#define CONFIG_CMD_USB
648#define CONFIG_USB_STORAGE
649#define CONFIG_USB_EHCI
650#define CONFIG_USB_EHCI_FSL
651#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
652#define CONFIG_CMD_EXT2
ramneek mehresh3d339632012-04-18 19:39:53 +0000653#endif
Kumar Galae1c09492010-07-15 16:49:03 -0500654
Kumar Galae1c09492010-07-15 16:49:03 -0500655#ifdef CONFIG_MMC
656#define CONFIG_FSL_ESDHC
657#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
658#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
659#define CONFIG_CMD_MMC
660#define CONFIG_GENERIC_MMC
661#define CONFIG_CMD_EXT2
662#define CONFIG_CMD_FAT
663#define CONFIG_DOS_PARTITION
664#endif
665
666/*
667 * Miscellaneous configurable options
668 */
669#define CONFIG_SYS_LONGHELP /* undef to save memory */
670#define CONFIG_CMDLINE_EDITING /* Command-line editing */
671#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
672#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
673#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
674#ifdef CONFIG_CMD_KGDB
675#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
676#else
677#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
678#endif
679#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
680#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
681#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
682#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
683
684/*
685 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500686 * have to be in the first 64 MB of memory, since this is
Kumar Galae1c09492010-07-15 16:49:03 -0500687 * the maximum mapped by the Linux kernel during initialization.
688 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500689#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
690#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kumar Galae1c09492010-07-15 16:49:03 -0500691
Kumar Galae1c09492010-07-15 16:49:03 -0500692#ifdef CONFIG_CMD_KGDB
693#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
694#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
695#endif
696
697/*
698 * Environment Configuration
699 */
Joe Hershberger257ff782011-10-13 13:03:47 +0000700#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000701#define CONFIG_BOOTFILE "uImage"
Kumar Galae1c09492010-07-15 16:49:03 -0500702#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
703
704/* default location for tftp and bootm */
705#define CONFIG_LOADADDR 1000000
706
707#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
708
709#define CONFIG_BAUDRATE 115200
710
Timur Tabif7886b72012-08-14 06:47:27 +0000711#ifdef CONFIG_P4080DS
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000712#define __USB_PHY_TYPE ulpi
713#else
714#define __USB_PHY_TYPE utmi
715#endif
716
Kumar Galae1c09492010-07-15 16:49:03 -0500717#define CONFIG_EXTRA_ENV_SETTINGS \
Emil Medveb250d372010-08-31 22:57:43 -0500718 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000719 "bank_intlv=cs0_cs1;" \
Shaohui Xie1ae02952013-03-25 07:30:15 +0000720 "usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
Marek Vasut0b3176c2012-09-23 17:41:24 +0200721 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
Kumar Galae1c09492010-07-15 16:49:03 -0500722 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200723 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
724 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
Emil Medveb250d372010-08-31 22:57:43 -0500725 "tftpflash=tftpboot $loadaddr $uboot && " \
726 "protect off $ubootaddr +$filesize && " \
727 "erase $ubootaddr +$filesize && " \
728 "cp.b $loadaddr $ubootaddr $filesize && " \
729 "protect on $ubootaddr +$filesize && " \
730 "cmp.b $loadaddr $ubootaddr $filesize\0" \
Kumar Galae1c09492010-07-15 16:49:03 -0500731 "consoledev=ttyS0\0" \
732 "ramdiskaddr=2000000\0" \
733 "ramdiskfile=p4080ds/ramdisk.uboot\0" \
734 "fdtaddr=c00000\0" \
735 "fdtfile=p4080ds/p4080ds.dtb\0" \
736 "bdev=sda3\0" \
Timur Tabibb763662011-05-03 13:35:11 -0500737 "c=ffe\0"
Kumar Galae1c09492010-07-15 16:49:03 -0500738
739#define CONFIG_HDBOOT \
740 "setenv bootargs root=/dev/$bdev rw " \
741 "console=$consoledev,$baudrate $othbootargs;" \
742 "tftp $loadaddr $bootfile;" \
743 "tftp $fdtaddr $fdtfile;" \
744 "bootm $loadaddr - $fdtaddr"
745
746#define CONFIG_NFSBOOTCOMMAND \
747 "setenv bootargs root=/dev/nfs rw " \
748 "nfsroot=$serverip:$rootpath " \
749 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
750 "console=$consoledev,$baudrate $othbootargs;" \
751 "tftp $loadaddr $bootfile;" \
752 "tftp $fdtaddr $fdtfile;" \
753 "bootm $loadaddr - $fdtaddr"
754
755#define CONFIG_RAMBOOTCOMMAND \
756 "setenv bootargs root=/dev/ram rw " \
757 "console=$consoledev,$baudrate $othbootargs;" \
758 "tftp $ramdiskaddr $ramdiskfile;" \
759 "tftp $loadaddr $bootfile;" \
760 "tftp $fdtaddr $fdtfile;" \
761 "bootm $loadaddr $ramdiskaddr $fdtaddr"
762
763#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
764
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000765#ifdef CONFIG_SECURE_BOOT
766#include <asm/fsl_secure_boot.h>
767#endif
768
Kumar Galae1c09492010-07-15 16:49:03 -0500769#endif /* __CONFIG_H */