blob: 339562722d5dee385394a34b3389e61965d4f46e [file] [log] [blame]
Bryan Brattlofa4d5cc22024-03-12 15:20:24 -05001/* SPDX-License-Identifier: GPL-2.0+ */
2/*
3 * K3: AM62Px SoC definitions, structures etc.
4 *
5 * Copyright (C) 2023 Texas Instruments Incorporated - https://www.ti.com/
6 */
7
8#ifndef __ASM_ARCH_AM62P_HARDWARE_H
9#define __ASM_ARCH_AM62P_HARDWARE_H
10
11#include <config.h>
12#ifndef __ASSEMBLY__
13#include <linux/bitops.h>
14#endif
15
16#define PADCFG_MMR0_BASE 0x04080000
17#define PADCFG_MMR1_BASE 0x000f0000
18#define CTRL_MMR0_BASE 0x00100000
19#define MCU_CTRL_MMR0_BASE 0x04500000
20#define WKUP_CTRL_MMR0_BASE 0x43000000
21
Aparna Patra3beefff2025-01-08 10:19:36 +053022#define CTRLMMR_WKUP_JTAG_DEVICE_ID (WKUP_CTRL_MMR0_BASE + 0x18)
23#define JTAG_DEV_CORE_NR_MASK GENMASK(19, 18)
24#define JTAG_DEV_CORE_NR_SHIFT 18
25#define JTAG_DEV_CANFD_MASK BIT(15)
26#define JTAG_DEV_CANFD_SHIFT 15
27#define JTAG_DEV_VIDEO_CODEC_MASK BIT(14)
28#define JTAG_DEV_VIDEO_CODEC_SHIFT 14
29
Bryan Brattlofa4d5cc22024-03-12 15:20:24 -050030#define CTRLMMR_MAIN_DEVSTAT (WKUP_CTRL_MMR0_BASE + 0x30)
31#define MAIN_DEVSTAT_PRIMARY_BOOTMODE_MASK GENMASK(6, 3)
32#define MAIN_DEVSTAT_PRIMARY_BOOTMODE_SHIFT 3
33#define MAIN_DEVSTAT_PRIMARY_BOOTMODE_CFG_MASK GENMASK(9, 7)
34#define MAIN_DEVSTAT_PRIMARY_BOOTMODE_CFG_SHIFT 7
35#define MAIN_DEVSTAT_BACKUP_BOOTMODE_MASK GENMASK(12, 10)
36#define MAIN_DEVSTAT_BACKUP_BOOTMODE_SHIFT 10
37#define MAIN_DEVSTAT_BACKUP_BOOTMODE_CFG_MASK BIT(13)
38#define MAIN_DEVSTAT_BACKUP_BOOTMODE_CFG_SHIFT 13
39
40/* Primary Bootmode MMC Config macros */
41#define MAIN_DEVSTAT_PRIMARY_MMC_PORT_MASK 0x4
42#define MAIN_DEVSTAT_PRIMARY_MMC_PORT_SHIFT 2
43#define MAIN_DEVSTAT_PRIMARY_MMC_FS_RAW_MASK 0x1
44#define MAIN_DEVSTAT_PRIMARY_MMC_FS_RAW_SHIFT 0
45
46/* Primary Bootmode USB Config macros */
47#define MAIN_DEVSTAT_PRIMARY_USB_MODE_SHIFT 1
48#define MAIN_DEVSTAT_PRIMARY_USB_MODE_MASK 0x02
49
50/* Backup Bootmode USB Config macros */
51#define MAIN_DEVSTAT_BACKUP_USB_MODE_MASK 0x01
52
53/*
54 * The CTRL_MMR0 memory space is divided into several equally-spaced
55 * partitions, so defining the partition size allows us to determine
56 * register addresses common to those partitions.
57 */
58#define CTRL_MMR0_PARTITION_SIZE 0x4000
59
60/*
61 * CTRL_MMR0, WKUP_CTRL_MMR0, and MCU_CTRL_MMR0 lock/kick-mechanism
62 * shared register definitions. The same registers are also used for
63 * PADCFG_MMR lock/kick-mechanism.
64 */
65#define CTRLMMR_LOCK_KICK0 0x1008
66#define CTRLMMR_LOCK_KICK0_UNLOCK_VAL 0x68ef3490
67#define CTRLMMR_LOCK_KICK1 0x100c
68#define CTRLMMR_LOCK_KICK1_UNLOCK_VAL 0xd172bc5a
69
70#define MCU_CTRL_LFXOSC_CTRL (MCU_CTRL_MMR0_BASE + 0x8038)
71#define MCU_CTRL_LFXOSC_TRIM (MCU_CTRL_MMR0_BASE + 0x803c)
72#define MCU_CTRL_LFXOSC_32K_DISABLE_VAL BIT(7)
73
74#define MCU_CTRL_DEVICE_CLKOUT_32K_CTRL (MCU_CTRL_MMR0_BASE + 0x8058)
75#define MCU_CTRL_DEVICE_CLKOUT_LFOSC_SELECT_VAL (0x3)
76
77#define ROM_EXTENDED_BOOT_DATA_INFO 0x43c4f1e0
78
79#define K3_BOOT_PARAM_TABLE_INDEX_OCRAM 0x7000F290
80
81#define TI_SRAM_SCRATCH_BOARD_EEPROM_START 0x43c30000
82
Aparna Patra3beefff2025-01-08 10:19:36 +053083static inline int k3_get_core_nr(void)
84{
85 u32 dev_id = readl(CTRLMMR_WKUP_JTAG_DEVICE_ID);
86
87 return ((dev_id & JTAG_DEV_CORE_NR_MASK) >> JTAG_DEV_CORE_NR_SHIFT) + 1;
88}
89
90static inline int k3_has_video_codec(void)
91{
92 u32 dev_id = readl(CTRLMMR_WKUP_JTAG_DEVICE_ID);
93
94 return !((dev_id & JTAG_DEV_VIDEO_CODEC_MASK) >> JTAG_DEV_VIDEO_CODEC_SHIFT);
95}
96
97static inline int k3_has_canfd(void)
98{
99 u32 dev_id = readl(CTRLMMR_WKUP_JTAG_DEVICE_ID);
100
101 return (dev_id & JTAG_DEV_CANFD_MASK) >> JTAG_DEV_CANFD_SHIFT;
102}
103
Bryan Brattlofa4d5cc22024-03-12 15:20:24 -0500104#if defined(CONFIG_SYS_K3_SPL_ATF) && !defined(__ASSEMBLY__)
105
106static const u32 put_device_ids[] = {};
107
108static const u32 put_core_ids[] = {};
109
110#endif
111
112#endif /* __ASM_ARCH_AM62P_HARDWARE_H */