blob: 71a3110712defe0f97ea63e4aeac7fedca1a716d [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
2 * (C) Copyright 2002 Wolfgang Grandegger, wg@denx.de.
3 *
4 * This driver for AMD PCnet network controllers is derived from the
5 * Linux driver pcnet32.c written 1996-1999 by Thomas Bogendoerfer.
6 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
wdenkc6097192002-11-03 00:24:07 +00008 */
9
10#include <common.h>
11#include <malloc.h>
12#include <net.h>
Ben Warrenb794a932008-08-31 10:08:43 -070013#include <netdev.h>
wdenkc6097192002-11-03 00:24:07 +000014#include <asm/io.h>
15#include <pci.h>
16
Wolfgang Denk39158312008-04-24 23:44:26 +020017#define PCNET_DEBUG_LEVEL 0 /* 0=off, 1=init, 2=rx/tx */
wdenkc6097192002-11-03 00:24:07 +000018
Wolfgang Denk99726cc2011-11-05 05:12:58 +000019#define PCNET_DEBUG1(fmt,args...) \
20 debug_cond(PCNET_DEBUG_LEVEL > 0, fmt ,##args)
21#define PCNET_DEBUG2(fmt,args...) \
22 debug_cond(PCNET_DEBUG_LEVEL > 1, fmt ,##args)
wdenkc6097192002-11-03 00:24:07 +000023
wdenkc6097192002-11-03 00:24:07 +000024#if !defined(CONF_PCNET_79C973) && defined(CONF_PCNET_79C975)
25#error "Macro for PCnet chip version is not defined!"
26#endif
27
28/*
29 * Set the number of Tx and Rx buffers, using Log_2(# buffers).
30 * Reasonable default values are 4 Tx buffers, and 16 Rx buffers.
31 * That translates to 2 (4 == 2^^2) and 4 (16 == 2^^4).
32 */
33#define PCNET_LOG_TX_BUFFERS 0
34#define PCNET_LOG_RX_BUFFERS 2
35
36#define TX_RING_SIZE (1 << (PCNET_LOG_TX_BUFFERS))
37#define TX_RING_LEN_BITS ((PCNET_LOG_TX_BUFFERS) << 12)
38
39#define RX_RING_SIZE (1 << (PCNET_LOG_RX_BUFFERS))
40#define RX_RING_LEN_BITS ((PCNET_LOG_RX_BUFFERS) << 4)
41
42#define PKT_BUF_SZ 1544
43
44/* The PCNET Rx and Tx ring descriptors. */
45struct pcnet_rx_head {
Wolfgang Denk39158312008-04-24 23:44:26 +020046 u32 base;
47 s16 buf_length;
48 s16 status;
49 u32 msg_length;
50 u32 reserved;
wdenkc6097192002-11-03 00:24:07 +000051};
52
53struct pcnet_tx_head {
Wolfgang Denk39158312008-04-24 23:44:26 +020054 u32 base;
55 s16 length;
56 s16 status;
57 u32 misc;
58 u32 reserved;
wdenkc6097192002-11-03 00:24:07 +000059};
60
61/* The PCNET 32-Bit initialization block, described in databook. */
62struct pcnet_init_block {
Wolfgang Denk39158312008-04-24 23:44:26 +020063 u16 mode;
64 u16 tlen_rlen;
65 u8 phys_addr[6];
66 u16 reserved;
67 u32 filter[2];
68 /* Receive and transmit ring base, along with extra bits. */
69 u32 rx_ring;
70 u32 tx_ring;
71 u32 reserved2;
wdenkc6097192002-11-03 00:24:07 +000072};
73
74typedef struct pcnet_priv {
Wolfgang Denk39158312008-04-24 23:44:26 +020075 struct pcnet_rx_head rx_ring[RX_RING_SIZE];
76 struct pcnet_tx_head tx_ring[TX_RING_SIZE];
77 struct pcnet_init_block init_block;
78 /* Receive Buffer space */
79 unsigned char rx_buf[RX_RING_SIZE][PKT_BUF_SZ + 4];
80 int cur_rx;
81 int cur_tx;
wdenkc6097192002-11-03 00:24:07 +000082} pcnet_priv_t;
83
84static pcnet_priv_t *lp;
85
86/* Offsets from base I/O address for WIO mode */
87#define PCNET_RDP 0x10
88#define PCNET_RAP 0x12
89#define PCNET_RESET 0x14
90#define PCNET_BDP 0x16
91
Paul Burton70ab8c02013-11-08 11:18:43 +000092static u16 pcnet_read_csr(struct eth_device *dev, int index)
wdenkc6097192002-11-03 00:24:07 +000093{
Paul Burton70ab8c02013-11-08 11:18:43 +000094 outw(index, dev->iobase + PCNET_RAP);
95 return inw(dev->iobase + PCNET_RDP);
wdenkc6097192002-11-03 00:24:07 +000096}
97
Paul Burton70ab8c02013-11-08 11:18:43 +000098static void pcnet_write_csr(struct eth_device *dev, int index, u16 val)
wdenkc6097192002-11-03 00:24:07 +000099{
Paul Burton70ab8c02013-11-08 11:18:43 +0000100 outw(index, dev->iobase + PCNET_RAP);
101 outw(val, dev->iobase + PCNET_RDP);
wdenkc6097192002-11-03 00:24:07 +0000102}
103
Paul Burton70ab8c02013-11-08 11:18:43 +0000104static u16 pcnet_read_bcr(struct eth_device *dev, int index)
wdenkc6097192002-11-03 00:24:07 +0000105{
Paul Burton70ab8c02013-11-08 11:18:43 +0000106 outw(index, dev->iobase + PCNET_RAP);
107 return inw(dev->iobase + PCNET_BDP);
wdenkc6097192002-11-03 00:24:07 +0000108}
109
Paul Burton70ab8c02013-11-08 11:18:43 +0000110static void pcnet_write_bcr(struct eth_device *dev, int index, u16 val)
wdenkc6097192002-11-03 00:24:07 +0000111{
Paul Burton70ab8c02013-11-08 11:18:43 +0000112 outw(index, dev->iobase + PCNET_RAP);
113 outw(val, dev->iobase + PCNET_BDP);
wdenkc6097192002-11-03 00:24:07 +0000114}
115
Paul Burton70ab8c02013-11-08 11:18:43 +0000116static void pcnet_reset(struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +0000117{
Paul Burton70ab8c02013-11-08 11:18:43 +0000118 inw(dev->iobase + PCNET_RESET);
wdenkc6097192002-11-03 00:24:07 +0000119}
120
Paul Burton70ab8c02013-11-08 11:18:43 +0000121static int pcnet_check(struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +0000122{
Paul Burton70ab8c02013-11-08 11:18:43 +0000123 outw(88, dev->iobase + PCNET_RAP);
124 return inw(dev->iobase + PCNET_RAP) == 88;
wdenkc6097192002-11-03 00:24:07 +0000125}
126
Wolfgang Denk39158312008-04-24 23:44:26 +0200127static int pcnet_init (struct eth_device *dev, bd_t * bis);
Joe Hershbergerb541cc92012-05-22 18:09:56 +0000128static int pcnet_send(struct eth_device *dev, void *packet, int length);
Wolfgang Denk39158312008-04-24 23:44:26 +0200129static int pcnet_recv (struct eth_device *dev);
130static void pcnet_halt (struct eth_device *dev);
131static int pcnet_probe (struct eth_device *dev, bd_t * bis, int dev_num);
wdenkc6097192002-11-03 00:24:07 +0000132
Gabor Juhos5af1db92013-05-22 03:57:43 +0000133#define PCI_TO_MEM(d, a) pci_virt_to_mem((pci_dev_t)d->priv, (a))
wdenkc6097192002-11-03 00:24:07 +0000134#define PCI_TO_MEM_LE(d,a) (u32)(cpu_to_le32(PCI_TO_MEM(d,a)))
135
136static struct pci_device_id supported[] = {
Wolfgang Denk39158312008-04-24 23:44:26 +0200137 {PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE},
138 {}
wdenkc6097192002-11-03 00:24:07 +0000139};
140
141
Paul Burton70ab8c02013-11-08 11:18:43 +0000142int pcnet_initialize(bd_t *bis)
wdenkc6097192002-11-03 00:24:07 +0000143{
Wolfgang Denk39158312008-04-24 23:44:26 +0200144 pci_dev_t devbusfn;
145 struct eth_device *dev;
146 u16 command, status;
147 int dev_nr = 0;
wdenkc6097192002-11-03 00:24:07 +0000148
Paul Burton70ab8c02013-11-08 11:18:43 +0000149 PCNET_DEBUG1("\npcnet_initialize...\n");
wdenkc6097192002-11-03 00:24:07 +0000150
Wolfgang Denk39158312008-04-24 23:44:26 +0200151 for (dev_nr = 0;; dev_nr++) {
wdenkc6097192002-11-03 00:24:07 +0000152
Wolfgang Denk39158312008-04-24 23:44:26 +0200153 /*
154 * Find the PCnet PCI device(s).
155 */
Paul Burton70ab8c02013-11-08 11:18:43 +0000156 devbusfn = pci_find_devices(supported, dev_nr);
157 if (devbusfn < 0)
Wolfgang Denk39158312008-04-24 23:44:26 +0200158 break;
wdenkc6097192002-11-03 00:24:07 +0000159
Wolfgang Denk39158312008-04-24 23:44:26 +0200160 /*
161 * Allocate and pre-fill the device structure.
162 */
Paul Burton70ab8c02013-11-08 11:18:43 +0000163 dev = (struct eth_device *)malloc(sizeof(*dev));
Nobuhiro Iwamatsua836a292010-10-19 14:03:45 +0900164 if (!dev) {
165 printf("pcnet: Can not allocate memory\n");
166 break;
167 }
168 memset(dev, 0, sizeof(*dev));
Paul Burton70ab8c02013-11-08 11:18:43 +0000169 dev->priv = (void *)devbusfn;
170 sprintf(dev->name, "pcnet#%d", dev_nr);
wdenkc6097192002-11-03 00:24:07 +0000171
Wolfgang Denk39158312008-04-24 23:44:26 +0200172 /*
173 * Setup the PCI device.
174 */
Paul Burton70ab8c02013-11-08 11:18:43 +0000175 pci_read_config_dword(devbusfn, PCI_BASE_ADDRESS_0,
176 (unsigned int *)&dev->iobase);
177 dev->iobase = pci_io_to_phys(devbusfn, dev->iobase);
Wolfgang Denk39158312008-04-24 23:44:26 +0200178 dev->iobase &= ~0xf;
wdenkc6097192002-11-03 00:24:07 +0000179
Paul Burton70ab8c02013-11-08 11:18:43 +0000180 PCNET_DEBUG1("%s: devbusfn=0x%x iobase=0x%x: ",
181 dev->name, devbusfn, dev->iobase);
wdenkc6097192002-11-03 00:24:07 +0000182
Wolfgang Denk39158312008-04-24 23:44:26 +0200183 command = PCI_COMMAND_IO | PCI_COMMAND_MASTER;
Paul Burton70ab8c02013-11-08 11:18:43 +0000184 pci_write_config_word(devbusfn, PCI_COMMAND, command);
185 pci_read_config_word(devbusfn, PCI_COMMAND, &status);
Wolfgang Denk39158312008-04-24 23:44:26 +0200186 if ((status & command) != command) {
Paul Burton70ab8c02013-11-08 11:18:43 +0000187 printf("%s: Couldn't enable IO access or Bus Mastering\n",
188 dev->name);
189 free(dev);
Wolfgang Denk39158312008-04-24 23:44:26 +0200190 continue;
191 }
wdenkc6097192002-11-03 00:24:07 +0000192
Paul Burton70ab8c02013-11-08 11:18:43 +0000193 pci_write_config_byte(devbusfn, PCI_LATENCY_TIMER, 0x40);
wdenkc6097192002-11-03 00:24:07 +0000194
Wolfgang Denk39158312008-04-24 23:44:26 +0200195 /*
196 * Probe the PCnet chip.
197 */
Paul Burton70ab8c02013-11-08 11:18:43 +0000198 if (pcnet_probe(dev, bis, dev_nr) < 0) {
199 free(dev);
Wolfgang Denk39158312008-04-24 23:44:26 +0200200 continue;
201 }
wdenkc6097192002-11-03 00:24:07 +0000202
Wolfgang Denk39158312008-04-24 23:44:26 +0200203 /*
204 * Setup device structure and register the driver.
205 */
206 dev->init = pcnet_init;
207 dev->halt = pcnet_halt;
208 dev->send = pcnet_send;
209 dev->recv = pcnet_recv;
wdenkc6097192002-11-03 00:24:07 +0000210
Paul Burton70ab8c02013-11-08 11:18:43 +0000211 eth_register(dev);
Wolfgang Denk39158312008-04-24 23:44:26 +0200212 }
wdenkc6097192002-11-03 00:24:07 +0000213
Paul Burton70ab8c02013-11-08 11:18:43 +0000214 udelay(10 * 1000);
wdenkc6097192002-11-03 00:24:07 +0000215
Wolfgang Denk39158312008-04-24 23:44:26 +0200216 return dev_nr;
wdenkc6097192002-11-03 00:24:07 +0000217}
218
Paul Burton70ab8c02013-11-08 11:18:43 +0000219static int pcnet_probe(struct eth_device *dev, bd_t *bis, int dev_nr)
wdenkc6097192002-11-03 00:24:07 +0000220{
Wolfgang Denk39158312008-04-24 23:44:26 +0200221 int chip_version;
222 char *chipname;
223
wdenkc6097192002-11-03 00:24:07 +0000224#ifdef PCNET_HAS_PROM
Wolfgang Denk39158312008-04-24 23:44:26 +0200225 int i;
wdenkc6097192002-11-03 00:24:07 +0000226#endif
227
Wolfgang Denk39158312008-04-24 23:44:26 +0200228 /* Reset the PCnet controller */
Paul Burton70ab8c02013-11-08 11:18:43 +0000229 pcnet_reset(dev);
wdenkc6097192002-11-03 00:24:07 +0000230
Wolfgang Denk39158312008-04-24 23:44:26 +0200231 /* Check if register access is working */
Paul Burton70ab8c02013-11-08 11:18:43 +0000232 if (pcnet_read_csr(dev, 0) != 4 || !pcnet_check(dev)) {
233 printf("%s: CSR register access check failed\n", dev->name);
Wolfgang Denk39158312008-04-24 23:44:26 +0200234 return -1;
235 }
wdenkc6097192002-11-03 00:24:07 +0000236
Wolfgang Denk39158312008-04-24 23:44:26 +0200237 /* Identify the chip */
238 chip_version =
Paul Burton70ab8c02013-11-08 11:18:43 +0000239 pcnet_read_csr(dev, 88) | (pcnet_read_csr(dev, 89) << 16);
Wolfgang Denk39158312008-04-24 23:44:26 +0200240 if ((chip_version & 0xfff) != 0x003)
241 return -1;
242 chip_version = (chip_version >> 12) & 0xffff;
243 switch (chip_version) {
244 case 0x2621:
245 chipname = "PCnet/PCI II 79C970A"; /* PCI */
246 break;
wdenkc6097192002-11-03 00:24:07 +0000247#ifdef CONFIG_PCNET_79C973
Wolfgang Denk39158312008-04-24 23:44:26 +0200248 case 0x2625:
249 chipname = "PCnet/FAST III 79C973"; /* PCI */
250 break;
wdenkc6097192002-11-03 00:24:07 +0000251#endif
252#ifdef CONFIG_PCNET_79C975
Wolfgang Denk39158312008-04-24 23:44:26 +0200253 case 0x2627:
254 chipname = "PCnet/FAST III 79C975"; /* PCI */
255 break;
wdenkc6097192002-11-03 00:24:07 +0000256#endif
Wolfgang Denk39158312008-04-24 23:44:26 +0200257 default:
Paul Burton70ab8c02013-11-08 11:18:43 +0000258 printf("%s: PCnet version %#x not supported\n",
259 dev->name, chip_version);
Wolfgang Denk39158312008-04-24 23:44:26 +0200260 return -1;
261 }
wdenkc6097192002-11-03 00:24:07 +0000262
Paul Burton70ab8c02013-11-08 11:18:43 +0000263 PCNET_DEBUG1("AMD %s\n", chipname);
wdenkc6097192002-11-03 00:24:07 +0000264
265#ifdef PCNET_HAS_PROM
Wolfgang Denk39158312008-04-24 23:44:26 +0200266 /*
267 * In most chips, after a chip reset, the ethernet address is read from
268 * the station address PROM at the base address and programmed into the
269 * "Physical Address Registers" CSR12-14.
270 */
271 for (i = 0; i < 3; i++) {
272 unsigned int val;
273
Paul Burton70ab8c02013-11-08 11:18:43 +0000274 val = pcnet_read_csr(dev, i + 12) & 0x0ffff;
Wolfgang Denk39158312008-04-24 23:44:26 +0200275 /* There may be endianness issues here. */
276 dev->enetaddr[2 * i] = val & 0x0ff;
277 dev->enetaddr[2 * i + 1] = (val >> 8) & 0x0ff;
278 }
wdenkc6097192002-11-03 00:24:07 +0000279#endif /* PCNET_HAS_PROM */
280
Wolfgang Denk39158312008-04-24 23:44:26 +0200281 return 0;
wdenkc6097192002-11-03 00:24:07 +0000282}
283
Paul Burton70ab8c02013-11-08 11:18:43 +0000284static int pcnet_init(struct eth_device *dev, bd_t *bis)
wdenkc6097192002-11-03 00:24:07 +0000285{
Wolfgang Denk39158312008-04-24 23:44:26 +0200286 int i, val;
287 u32 addr;
wdenkc6097192002-11-03 00:24:07 +0000288
Paul Burton70ab8c02013-11-08 11:18:43 +0000289 PCNET_DEBUG1("%s: pcnet_init...\n", dev->name);
wdenkc6097192002-11-03 00:24:07 +0000290
Wolfgang Denk39158312008-04-24 23:44:26 +0200291 /* Switch pcnet to 32bit mode */
Paul Burton70ab8c02013-11-08 11:18:43 +0000292 pcnet_write_bcr(dev, 20, 2);
wdenkc6097192002-11-03 00:24:07 +0000293
Wolfgang Denk39158312008-04-24 23:44:26 +0200294 /* Set/reset autoselect bit */
Paul Burton70ab8c02013-11-08 11:18:43 +0000295 val = pcnet_read_bcr(dev, 2) & ~2;
Wolfgang Denk39158312008-04-24 23:44:26 +0200296 val |= 2;
Paul Burton70ab8c02013-11-08 11:18:43 +0000297 pcnet_write_bcr(dev, 2, val);
wdenkc6097192002-11-03 00:24:07 +0000298
Wolfgang Denk39158312008-04-24 23:44:26 +0200299 /* Enable auto negotiate, setup, disable fd */
Paul Burton70ab8c02013-11-08 11:18:43 +0000300 val = pcnet_read_bcr(dev, 32) & ~0x98;
Wolfgang Denk39158312008-04-24 23:44:26 +0200301 val |= 0x20;
Paul Burton70ab8c02013-11-08 11:18:43 +0000302 pcnet_write_bcr(dev, 32, val);
wdenkc6097192002-11-03 00:24:07 +0000303
Wolfgang Denk39158312008-04-24 23:44:26 +0200304 /*
Paul Burton03261c02013-11-08 11:18:46 +0000305 * Enable NOUFLO on supported controllers, with the transmit
306 * start point set to the full packet. This will cause entire
307 * packets to be buffered by the ethernet controller before
308 * transmission, eliminating underflows which are common on
309 * slower devices. Controllers which do not support NOUFLO will
310 * simply be left with a larger transmit FIFO threshold.
311 */
312 val = pcnet_read_bcr(dev, 18);
313 val |= 1 << 11;
314 pcnet_write_bcr(dev, 18, val);
315 val = pcnet_read_csr(dev, 80);
316 val |= 0x3 << 10;
317 pcnet_write_csr(dev, 80, val);
318
319 /*
Wolfgang Denk39158312008-04-24 23:44:26 +0200320 * We only maintain one structure because the drivers will never
321 * be used concurrently. In 32bit mode the RX and TX ring entries
322 * must be aligned on 16-byte boundaries.
323 */
324 if (lp == NULL) {
Paul Burton70ab8c02013-11-08 11:18:43 +0000325 addr = (u32)malloc(sizeof(pcnet_priv_t) + 0x10);
Wolfgang Denk39158312008-04-24 23:44:26 +0200326 addr = (addr + 0xf) & ~0xf;
Paul Burton70ab8c02013-11-08 11:18:43 +0000327 lp = (pcnet_priv_t *)addr;
Wolfgang Denk39158312008-04-24 23:44:26 +0200328 }
wdenkc6097192002-11-03 00:24:07 +0000329
Paul Burton70ab8c02013-11-08 11:18:43 +0000330 lp->init_block.mode = cpu_to_le16(0x0000);
Wolfgang Denk39158312008-04-24 23:44:26 +0200331 lp->init_block.filter[0] = 0x00000000;
332 lp->init_block.filter[1] = 0x00000000;
wdenkc6097192002-11-03 00:24:07 +0000333
Wolfgang Denk39158312008-04-24 23:44:26 +0200334 /*
335 * Initialize the Rx ring.
336 */
337 lp->cur_rx = 0;
338 for (i = 0; i < RX_RING_SIZE; i++) {
Paul Burton70ab8c02013-11-08 11:18:43 +0000339 lp->rx_ring[i].base = PCI_TO_MEM_LE(dev, lp->rx_buf[i]);
340 lp->rx_ring[i].buf_length = cpu_to_le16(-PKT_BUF_SZ);
341 lp->rx_ring[i].status = cpu_to_le16(0x8000);
Wolfgang Denk39158312008-04-24 23:44:26 +0200342 PCNET_DEBUG1
343 ("Rx%d: base=0x%x buf_length=0x%hx status=0x%hx\n", i,
344 lp->rx_ring[i].base, lp->rx_ring[i].buf_length,
345 lp->rx_ring[i].status);
346 }
wdenkc6097192002-11-03 00:24:07 +0000347
Wolfgang Denk39158312008-04-24 23:44:26 +0200348 /*
349 * Initialize the Tx ring. The Tx buffer address is filled in as
350 * needed, but we do need to clear the upper ownership bit.
351 */
352 lp->cur_tx = 0;
353 for (i = 0; i < TX_RING_SIZE; i++) {
354 lp->tx_ring[i].base = 0;
355 lp->tx_ring[i].status = 0;
356 }
wdenkc6097192002-11-03 00:24:07 +0000357
Wolfgang Denk39158312008-04-24 23:44:26 +0200358 /*
359 * Setup Init Block.
360 */
Paul Burton70ab8c02013-11-08 11:18:43 +0000361 PCNET_DEBUG1("Init block at 0x%p: MAC", &lp->init_block);
wdenkc6097192002-11-03 00:24:07 +0000362
Wolfgang Denk39158312008-04-24 23:44:26 +0200363 for (i = 0; i < 6; i++) {
364 lp->init_block.phys_addr[i] = dev->enetaddr[i];
Paul Burton70ab8c02013-11-08 11:18:43 +0000365 PCNET_DEBUG1(" %02x", lp->init_block.phys_addr[i]);
Wolfgang Denk39158312008-04-24 23:44:26 +0200366 }
wdenkc6097192002-11-03 00:24:07 +0000367
Paul Burton70ab8c02013-11-08 11:18:43 +0000368 lp->init_block.tlen_rlen = cpu_to_le16(TX_RING_LEN_BITS |
369 RX_RING_LEN_BITS);
370 lp->init_block.rx_ring = PCI_TO_MEM_LE(dev, lp->rx_ring);
371 lp->init_block.tx_ring = PCI_TO_MEM_LE(dev, lp->tx_ring);
Paul Burton5edb7d82013-11-08 11:18:45 +0000372 flush_dcache_range((unsigned long)lp, (unsigned long)&lp->rx_buf);
wdenkc6097192002-11-03 00:24:07 +0000373
Paul Burton70ab8c02013-11-08 11:18:43 +0000374 PCNET_DEBUG1("\ntlen_rlen=0x%x rx_ring=0x%x tx_ring=0x%x\n",
375 lp->init_block.tlen_rlen,
376 lp->init_block.rx_ring, lp->init_block.tx_ring);
wdenkc6097192002-11-03 00:24:07 +0000377
Wolfgang Denk39158312008-04-24 23:44:26 +0200378 /*
379 * Tell the controller where the Init Block is located.
380 */
Paul Burton70ab8c02013-11-08 11:18:43 +0000381 addr = PCI_TO_MEM(dev, &lp->init_block);
382 pcnet_write_csr(dev, 1, addr & 0xffff);
383 pcnet_write_csr(dev, 2, (addr >> 16) & 0xffff);
wdenkc6097192002-11-03 00:24:07 +0000384
Paul Burton70ab8c02013-11-08 11:18:43 +0000385 pcnet_write_csr(dev, 4, 0x0915);
386 pcnet_write_csr(dev, 0, 0x0001); /* start */
wdenkc6097192002-11-03 00:24:07 +0000387
Wolfgang Denk39158312008-04-24 23:44:26 +0200388 /* Wait for Init Done bit */
389 for (i = 10000; i > 0; i--) {
Paul Burton70ab8c02013-11-08 11:18:43 +0000390 if (pcnet_read_csr(dev, 0) & 0x0100)
Wolfgang Denk39158312008-04-24 23:44:26 +0200391 break;
Paul Burton70ab8c02013-11-08 11:18:43 +0000392 udelay(10);
Wolfgang Denk39158312008-04-24 23:44:26 +0200393 }
394 if (i <= 0) {
Paul Burton70ab8c02013-11-08 11:18:43 +0000395 printf("%s: TIMEOUT: controller init failed\n", dev->name);
396 pcnet_reset(dev);
Wolfgang Denk39158312008-04-24 23:44:26 +0200397 return -1;
398 }
wdenkc6097192002-11-03 00:24:07 +0000399
Wolfgang Denk39158312008-04-24 23:44:26 +0200400 /*
401 * Finally start network controller operation.
402 */
Paul Burton70ab8c02013-11-08 11:18:43 +0000403 pcnet_write_csr(dev, 0, 0x0002);
wdenkc6097192002-11-03 00:24:07 +0000404
Wolfgang Denk39158312008-04-24 23:44:26 +0200405 return 0;
wdenkc6097192002-11-03 00:24:07 +0000406}
407
Joe Hershbergerb541cc92012-05-22 18:09:56 +0000408static int pcnet_send(struct eth_device *dev, void *packet, int pkt_len)
wdenkc6097192002-11-03 00:24:07 +0000409{
Wolfgang Denk39158312008-04-24 23:44:26 +0200410 int i, status;
411 struct pcnet_tx_head *entry = &lp->tx_ring[lp->cur_tx];
wdenkc6097192002-11-03 00:24:07 +0000412
Paul Burton70ab8c02013-11-08 11:18:43 +0000413 PCNET_DEBUG2("Tx%d: %d bytes from 0x%p ", lp->cur_tx, pkt_len,
414 packet);
wdenkc6097192002-11-03 00:24:07 +0000415
Paul Burton5edb7d82013-11-08 11:18:45 +0000416 flush_dcache_range((unsigned long)packet,
417 (unsigned long)packet + pkt_len);
418
Wolfgang Denk39158312008-04-24 23:44:26 +0200419 /* Wait for completion by testing the OWN bit */
420 for (i = 1000; i > 0; i--) {
Paul Burton5edb7d82013-11-08 11:18:45 +0000421 invalidate_dcache_range((unsigned long)entry,
422 (unsigned long)entry + sizeof(*entry));
Paul Burton70ab8c02013-11-08 11:18:43 +0000423 status = le16_to_cpu(entry->status);
Wolfgang Denk39158312008-04-24 23:44:26 +0200424 if ((status & 0x8000) == 0)
425 break;
Paul Burton70ab8c02013-11-08 11:18:43 +0000426 udelay(100);
427 PCNET_DEBUG2(".");
Wolfgang Denk39158312008-04-24 23:44:26 +0200428 }
429 if (i <= 0) {
Paul Burton70ab8c02013-11-08 11:18:43 +0000430 printf("%s: TIMEOUT: Tx%d failed (status = 0x%x)\n",
431 dev->name, lp->cur_tx, status);
Wolfgang Denk39158312008-04-24 23:44:26 +0200432 pkt_len = 0;
433 goto failure;
434 }
wdenkc6097192002-11-03 00:24:07 +0000435
Wolfgang Denk39158312008-04-24 23:44:26 +0200436 /*
437 * Setup Tx ring. Caution: the write order is important here,
438 * set the status with the "ownership" bits last.
439 */
440 status = 0x8300;
Paul Burtonaf35df02013-11-08 11:18:44 +0000441 entry->length = cpu_to_le16(-pkt_len);
Wolfgang Denk39158312008-04-24 23:44:26 +0200442 entry->misc = 0x00000000;
Paul Burton70ab8c02013-11-08 11:18:43 +0000443 entry->base = PCI_TO_MEM_LE(dev, packet);
Paul Burtonaf35df02013-11-08 11:18:44 +0000444 entry->status = cpu_to_le16(status);
Paul Burton5edb7d82013-11-08 11:18:45 +0000445 flush_dcache_range((unsigned long)entry,
446 (unsigned long)entry + sizeof(*entry));
wdenkc6097192002-11-03 00:24:07 +0000447
Wolfgang Denk39158312008-04-24 23:44:26 +0200448 /* Trigger an immediate send poll. */
Paul Burton70ab8c02013-11-08 11:18:43 +0000449 pcnet_write_csr(dev, 0, 0x0008);
wdenkc6097192002-11-03 00:24:07 +0000450
Wolfgang Denk39158312008-04-24 23:44:26 +0200451 failure:
452 if (++lp->cur_tx >= TX_RING_SIZE)
453 lp->cur_tx = 0;
wdenkc6097192002-11-03 00:24:07 +0000454
Paul Burton70ab8c02013-11-08 11:18:43 +0000455 PCNET_DEBUG2("done\n");
Wolfgang Denk39158312008-04-24 23:44:26 +0200456 return pkt_len;
wdenkc6097192002-11-03 00:24:07 +0000457}
458
Wolfgang Denk39158312008-04-24 23:44:26 +0200459static int pcnet_recv (struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +0000460{
Wolfgang Denk39158312008-04-24 23:44:26 +0200461 struct pcnet_rx_head *entry;
462 int pkt_len = 0;
463 u16 status;
wdenkc6097192002-11-03 00:24:07 +0000464
Wolfgang Denk39158312008-04-24 23:44:26 +0200465 while (1) {
466 entry = &lp->rx_ring[lp->cur_rx];
Paul Burton5edb7d82013-11-08 11:18:45 +0000467 invalidate_dcache_range((unsigned long)entry,
468 (unsigned long)entry + sizeof(*entry));
Wolfgang Denk39158312008-04-24 23:44:26 +0200469 /*
470 * If we own the next entry, it's a new packet. Send it up.
471 */
Paul Burton70ab8c02013-11-08 11:18:43 +0000472 status = le16_to_cpu(entry->status);
473 if ((status & 0x8000) != 0)
Wolfgang Denk39158312008-04-24 23:44:26 +0200474 break;
Wolfgang Denk39158312008-04-24 23:44:26 +0200475 status >>= 8;
wdenkc6097192002-11-03 00:24:07 +0000476
Wolfgang Denk39158312008-04-24 23:44:26 +0200477 if (status != 0x03) { /* There was an error. */
Paul Burton70ab8c02013-11-08 11:18:43 +0000478 printf("%s: Rx%d", dev->name, lp->cur_rx);
479 PCNET_DEBUG1(" (status=0x%x)", status);
Wolfgang Denk39158312008-04-24 23:44:26 +0200480 if (status & 0x20)
Paul Burton70ab8c02013-11-08 11:18:43 +0000481 printf(" Frame");
Wolfgang Denk39158312008-04-24 23:44:26 +0200482 if (status & 0x10)
Paul Burton70ab8c02013-11-08 11:18:43 +0000483 printf(" Overflow");
Wolfgang Denk39158312008-04-24 23:44:26 +0200484 if (status & 0x08)
Paul Burton70ab8c02013-11-08 11:18:43 +0000485 printf(" CRC");
Wolfgang Denk39158312008-04-24 23:44:26 +0200486 if (status & 0x04)
Paul Burton70ab8c02013-11-08 11:18:43 +0000487 printf(" Fifo");
488 printf(" Error\n");
489 entry->status &= le16_to_cpu(0x03ff);
wdenkc6097192002-11-03 00:24:07 +0000490
Wolfgang Denk39158312008-04-24 23:44:26 +0200491 } else {
Paul Burton70ab8c02013-11-08 11:18:43 +0000492 pkt_len = (le32_to_cpu(entry->msg_length) & 0xfff) - 4;
Wolfgang Denk39158312008-04-24 23:44:26 +0200493 if (pkt_len < 60) {
Paul Burton70ab8c02013-11-08 11:18:43 +0000494 printf("%s: Rx%d: invalid packet length %d\n",
495 dev->name, lp->cur_rx, pkt_len);
Wolfgang Denk39158312008-04-24 23:44:26 +0200496 } else {
Paul Burton5edb7d82013-11-08 11:18:45 +0000497 invalidate_dcache_range(
498 (unsigned long)lp->rx_buf[lp->cur_rx],
499 (unsigned long)lp->rx_buf[lp->cur_rx] +
500 pkt_len);
Paul Burton70ab8c02013-11-08 11:18:43 +0000501 NetReceive(lp->rx_buf[lp->cur_rx], pkt_len);
502 PCNET_DEBUG2("Rx%d: %d bytes from 0x%p\n",
503 lp->cur_rx, pkt_len,
504 lp->rx_buf[lp->cur_rx]);
Wolfgang Denk39158312008-04-24 23:44:26 +0200505 }
506 }
Paul Burton70ab8c02013-11-08 11:18:43 +0000507 entry->status |= cpu_to_le16(0x8000);
Paul Burton5edb7d82013-11-08 11:18:45 +0000508 flush_dcache_range((unsigned long)entry,
509 (unsigned long)entry + sizeof(*entry));
wdenkc6097192002-11-03 00:24:07 +0000510
Wolfgang Denk39158312008-04-24 23:44:26 +0200511 if (++lp->cur_rx >= RX_RING_SIZE)
512 lp->cur_rx = 0;
513 }
514 return pkt_len;
wdenkc6097192002-11-03 00:24:07 +0000515}
516
Paul Burton70ab8c02013-11-08 11:18:43 +0000517static void pcnet_halt(struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +0000518{
Wolfgang Denk39158312008-04-24 23:44:26 +0200519 int i;
wdenkc6097192002-11-03 00:24:07 +0000520
Paul Burton70ab8c02013-11-08 11:18:43 +0000521 PCNET_DEBUG1("%s: pcnet_halt...\n", dev->name);
wdenkc6097192002-11-03 00:24:07 +0000522
Wolfgang Denk39158312008-04-24 23:44:26 +0200523 /* Reset the PCnet controller */
Paul Burton70ab8c02013-11-08 11:18:43 +0000524 pcnet_reset(dev);
wdenkc6097192002-11-03 00:24:07 +0000525
Wolfgang Denk39158312008-04-24 23:44:26 +0200526 /* Wait for Stop bit */
527 for (i = 1000; i > 0; i--) {
Paul Burton70ab8c02013-11-08 11:18:43 +0000528 if (pcnet_read_csr(dev, 0) & 0x4)
Wolfgang Denk39158312008-04-24 23:44:26 +0200529 break;
Paul Burton70ab8c02013-11-08 11:18:43 +0000530 udelay(10);
Wolfgang Denk39158312008-04-24 23:44:26 +0200531 }
Paul Burton70ab8c02013-11-08 11:18:43 +0000532 if (i <= 0)
533 printf("%s: TIMEOUT: controller reset failed\n", dev->name);
wdenkc6097192002-11-03 00:24:07 +0000534}