blob: ba314026ce9f1bc677bc43950404e8d3bf2875e2 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Rick Chenb46a18b2017-12-26 13:55:54 +08002/*
3 * Copyright (C) 2017 Andes Technology Corporation
4 * Rick Chen, Andes Technology Corporation <rick@andestech.com>
Rick Chenb46a18b2017-12-26 13:55:54 +08005 */
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
Rick Chenc3027d02019-11-14 13:52:22 +080010#ifdef CONFIG_SPL
11#define CONFIG_SPL_MAX_SIZE 0x00100000
12#define CONFIG_SPL_BSS_START_ADDR 0x04000000
13#define CONFIG_SPL_BSS_MAX_SIZE 0x00100000
14
Simon Glassb58bfe02021-08-08 12:20:09 -060015#ifdef CONFIG_SPL_MMC
Rick Chenc3027d02019-11-14 13:52:22 +080016#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.itb"
17#endif
18#endif
19
Pragnesh Patel02038c32021-01-17 18:11:25 +053020#define RISCV_MMODE_TIMERBASE 0xe6000000
21#define RISCV_MMODE_TIMER_FREQ 60000000
22
23#define RISCV_SMODE_TIMER_FREQ 60000000
24
Rick Chenb46a18b2017-12-26 13:55:54 +080025/*
26 * CPU and Board Configuration Options
27 */
Rick Chenb46a18b2017-12-26 13:55:54 +080028
Rick Chenb46a18b2017-12-26 13:55:54 +080029/*
30 * Miscellaneous configurable options
31 */
Rick Chenb46a18b2017-12-26 13:55:54 +080032#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
33
34/*
35 * Print Buffer Size
36 */
37#define CONFIG_SYS_PBSIZE \
38 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
39
40/*
41 * max number of command args
42 */
43#define CONFIG_SYS_MAXARGS 16
44
45/*
46 * Boot Argument Buffer Size
47 */
48#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
49
Rick Chen40a6fe72018-03-29 10:08:33 +080050/* DT blob (fdt) address */
Rick Chen92919632019-04-30 13:49:37 +080051#define CONFIG_SYS_FDT_BASE 0x800f0000
Rick Chen40a6fe72018-03-29 10:08:33 +080052
Rick Chenb46a18b2017-12-26 13:55:54 +080053/*
54 * Physical Memory Map
55 */
Rick Chenb46a18b2017-12-26 13:55:54 +080056#define PHYS_SDRAM_0 0x00000000 /* SDRAM Bank #1 */
57#define PHYS_SDRAM_1 \
58 (PHYS_SDRAM_0 + PHYS_SDRAM_0_SIZE) /* SDRAM Bank #2 */
59#define PHYS_SDRAM_0_SIZE 0x20000000 /* 512 MB */
60#define PHYS_SDRAM_1_SIZE 0x20000000 /* 512 MB */
61#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_0
62
63/*
64 * Serial console configuration
65 */
Rick Chenb46a18b2017-12-26 13:55:54 +080066#define CONFIG_SYS_NS16550_SERIAL
67#ifndef CONFIG_DM_SERIAL
68#define CONFIG_SYS_NS16550_REG_SIZE -4
69#endif
70#define CONFIG_SYS_NS16550_CLK 19660800
71
Rick Chenb46a18b2017-12-26 13:55:54 +080072/* Init Stack Pointer */
73#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000000 - \
74 GENERATED_GBL_DATA_SIZE)
75
Rick Chenc6164142018-05-29 11:04:23 +080076/* use CFI framework */
Rick Chenc6164142018-05-29 11:04:23 +080077
78#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
Rick Chenc6164142018-05-29 11:04:23 +080079#define CONFIG_SYS_CFI_FLASH_STATUS_POLL
80
81/* support JEDEC */
Rick Chenc6164142018-05-29 11:04:23 +080082#define PHYS_FLASH_1 0x88000000 /* BANK 0 */
83#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
84#define CONFIG_SYS_FLASH_BANKS_LIST { PHYS_FLASH_1, }
Rick Chenc6164142018-05-29 11:04:23 +080085
86#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* TO for Flash Erase (ms) */
87#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* TO for Flash Write (ms) */
88
89/* max number of memory banks */
90/*
91 * There are 4 banks supported for this Controller,
92 * but we have only 1 bank connected to flash on board
93*/
Rick Chenc6164142018-05-29 11:04:23 +080094#define CONFIG_SYS_FLASH_BANKS_SIZES {0x4000000}
95
96/* max number of sectors on one chip */
97#define CONFIG_FLASH_SECTOR_SIZE (0x10000*2)
98#define CONFIG_SYS_MAX_FLASH_SECT 512
99
Rick Chenb46a18b2017-12-26 13:55:54 +0800100/* environments */
Rick Chenb46a18b2017-12-26 13:55:54 +0800101
102/* SPI FLASH */
Rick Chenb46a18b2017-12-26 13:55:54 +0800103
104/*
105 * For booting Linux, the board info and command line data
106 * have to be in the first 16 MB of memory, since this is
107 * the maximum mapped by the Linux kernel during initialization.
108 */
109
110/* Initial Memory map for Linux*/
111#define CONFIG_SYS_BOOTMAPSZ (64 << 20)
112/* Increase max gunzip size */
113#define CONFIG_SYS_BOOTM_LEN (64 << 20)
114
Leo Yu-Chi Liang919a0e72021-11-04 09:53:26 +0800115/* Support autoboot from RAM (kernel image is loaded via debug port) */
116#define KERNEL_IMAGE_ADDR "0x2000000 "
117#define BOOTENV_DEV_NAME_RAM(devtypeu, devtypel, instance) \
118 "ram "
119#define BOOTENV_DEV_RAM(devtypeu, devtypel, instance) \
120 "bootcmd_ram=" \
121 "booti " \
122 KERNEL_IMAGE_ADDR \
123 "- $fdtcontroladdr\0"
124
Alexander Graf438b9be2018-04-23 07:59:49 +0200125/* When we use RAM as ENV */
Alexander Graf438b9be2018-04-23 07:59:49 +0200126
127/* Enable distro boot */
128#define BOOT_TARGET_DEVICES(func) \
129 func(MMC, mmc, 0) \
Leo Yu-Chi Liang919a0e72021-11-04 09:53:26 +0800130 func(DHCP, dhcp, na) \
131 func(RAM, ram, na)
Alexander Graf438b9be2018-04-23 07:59:49 +0200132#include <config_distro_bootcmd.h>
133
134#define CONFIG_EXTRA_ENV_SETTINGS \
135 "kernel_addr_r=0x00080000\0" \
136 "pxefile_addr_r=0x01f00000\0" \
137 "scriptaddr=0x01f00000\0" \
138 "fdt_addr_r=0x02000000\0" \
139 "ramdisk_addr_r=0x02800000\0" \
140 BOOTENV
141
Rick Chenb46a18b2017-12-26 13:55:54 +0800142#endif /* __CONFIG_H */