blob: ac48e7668c0e1d307b95c2e3f17cc42e95d7192c [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Stefano Babic421834e2010-02-05 15:13:58 +01002/*
3 * (C) Copyright 2009 Freescale Semiconductor, Inc.
Stefano Babic421834e2010-02-05 15:13:58 +01004 */
5
6#include <common.h>
Simon Glassa7b51302019-11-14 12:57:46 -07007#include <init.h>
Simon Glass3ba929a2020-10-30 21:38:53 -06008#include <asm/global_data.h>
Stefano Babic421834e2010-02-05 15:13:58 +01009#include <asm/io.h>
Stefano Babic57008812011-08-21 23:29:52 +020010#include <asm/gpio.h>
Stefano Babic421834e2010-02-05 15:13:58 +010011#include <asm/arch/imx-regs.h>
Benoît Thébaudeau168dc712013-05-03 10:32:27 +000012#include <asm/arch/iomux-mx51.h>
Simon Glassdbd79542020-05-10 11:40:11 -060013#include <linux/delay.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090014#include <linux/errno.h>
Stefano Babicac41d4d2010-03-05 17:54:37 +010015#include <asm/arch/sys_proto.h>
Stefano Babic96651272010-03-16 17:22:21 +010016#include <asm/arch/crm_regs.h>
Benoît Thébaudeauc58ff342012-10-01 08:36:25 +000017#include <asm/arch/clock.h>
Stefano Babic33731bc2017-06-29 10:16:06 +020018#include <asm/mach-imx/mx5_video.h>
Stefano Babic421834e2010-02-05 15:13:58 +010019#include <i2c.h>
Diego Dorta2661c9c2017-09-22 12:12:18 -030020#include <input.h>
Stefano Babic421834e2010-02-05 15:13:58 +010021#include <mmc.h>
Yangbo Lu73340382019-06-21 11:42:28 +080022#include <fsl_esdhc_imx.h>
Łukasz Majewski1c6dba12012-11-13 03:21:55 +000023#include <power/pmic.h>
Stefano Babic96651272010-03-16 17:22:21 +010024#include <fsl_pmic.h>
25#include <mc13892.h>
Mateusz Kulikowski3add69e2016-03-31 23:12:23 +020026#include <usb/ehci-ci.h>
Stefano Babic421834e2010-02-05 15:13:58 +010027
28DECLARE_GLOBAL_DATA_PTR;
29
Yangbo Lu73340382019-06-21 11:42:28 +080030#ifdef CONFIG_FSL_ESDHC_IMX
Stefano Babic421834e2010-02-05 15:13:58 +010031struct fsl_esdhc_cfg esdhc_cfg[2] = {
Benoît Thébaudeauc08d11c2012-08-13 07:28:16 +000032 {MMC_SDHC1_BASE_ADDR},
33 {MMC_SDHC2_BASE_ADDR},
Stefano Babic421834e2010-02-05 15:13:58 +010034};
35#endif
36
Stefano Babic421834e2010-02-05 15:13:58 +010037int dram_init(void)
38{
Shawn Guobc08e7e2010-10-28 10:13:15 +080039 /* dram_init must store complete ramsize in gd->ram_size */
Albert ARIBAUDa9606732011-07-03 05:55:33 +000040 gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
Shawn Guobc08e7e2010-10-28 10:13:15 +080041 PHYS_SDRAM_1_SIZE);
Stefano Babic421834e2010-02-05 15:13:58 +010042 return 0;
43}
44
Benoît Thébaudeau7477d112012-09-18 04:48:42 +000045u32 get_board_rev(void)
46{
47 u32 rev = get_cpu_rev();
48 if (!gpio_get_value(IMX_GPIO_NR(1, 22)))
49 rev |= BOARD_REV_2_0 << BOARD_VER_OFFSET;
50 return rev;
51}
52
Benoît Thébaudeau168dc712013-05-03 10:32:27 +000053#define UART_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN | PAD_CTL_DSE_HIGH)
54
Stefano Babic421834e2010-02-05 15:13:58 +010055static void setup_iomux_uart(void)
56{
Benoît Thébaudeau168dc712013-05-03 10:32:27 +000057 static const iomux_v3_cfg_t uart_pads[] = {
58 MX51_PAD_UART1_RXD__UART1_RXD,
59 MX51_PAD_UART1_TXD__UART1_TXD,
60 NEW_PAD_CTRL(MX51_PAD_UART1_RTS__UART1_RTS, UART_PAD_CTRL),
61 NEW_PAD_CTRL(MX51_PAD_UART1_CTS__UART1_CTS, UART_PAD_CTRL),
62 };
Stefano Babic421834e2010-02-05 15:13:58 +010063
Benoît Thébaudeau168dc712013-05-03 10:32:27 +000064 imx_iomux_v3_setup_multiple_pads(uart_pads, ARRAY_SIZE(uart_pads));
Stefano Babic421834e2010-02-05 15:13:58 +010065}
66
Stefano Babic421834e2010-02-05 15:13:58 +010067static void setup_iomux_fec(void)
68{
Benoît Thébaudeau168dc712013-05-03 10:32:27 +000069 static const iomux_v3_cfg_t fec_pads[] = {
70 NEW_PAD_CTRL(MX51_PAD_EIM_EB2__FEC_MDIO, PAD_CTL_HYS |
71 PAD_CTL_PUS_22K_UP | PAD_CTL_ODE |
72 PAD_CTL_DSE_HIGH | PAD_CTL_SRE_FAST),
73 MX51_PAD_NANDF_CS3__FEC_MDC,
74 NEW_PAD_CTRL(MX51_PAD_EIM_CS3__FEC_RDATA3, MX51_PAD_CTRL_2),
75 NEW_PAD_CTRL(MX51_PAD_EIM_CS2__FEC_RDATA2, MX51_PAD_CTRL_2),
76 NEW_PAD_CTRL(MX51_PAD_EIM_EB3__FEC_RDATA1, MX51_PAD_CTRL_2),
77 MX51_PAD_NANDF_D9__FEC_RDATA0,
78 MX51_PAD_NANDF_CS6__FEC_TDATA3,
79 MX51_PAD_NANDF_CS5__FEC_TDATA2,
80 MX51_PAD_NANDF_CS4__FEC_TDATA1,
81 MX51_PAD_NANDF_D8__FEC_TDATA0,
82 MX51_PAD_NANDF_CS7__FEC_TX_EN,
83 MX51_PAD_NANDF_CS2__FEC_TX_ER,
84 MX51_PAD_NANDF_RDY_INT__FEC_TX_CLK,
85 NEW_PAD_CTRL(MX51_PAD_NANDF_RB2__FEC_COL, MX51_PAD_CTRL_4),
86 NEW_PAD_CTRL(MX51_PAD_NANDF_RB3__FEC_RX_CLK, MX51_PAD_CTRL_4),
87 MX51_PAD_EIM_CS5__FEC_CRS,
88 MX51_PAD_EIM_CS4__FEC_RX_ER,
89 NEW_PAD_CTRL(MX51_PAD_NANDF_D11__FEC_RX_DV, MX51_PAD_CTRL_4),
90 };
Stefano Babic421834e2010-02-05 15:13:58 +010091
Benoît Thébaudeau168dc712013-05-03 10:32:27 +000092 imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
Stefano Babic421834e2010-02-05 15:13:58 +010093}
94
Stefano Babic96651272010-03-16 17:22:21 +010095#ifdef CONFIG_MXC_SPI
96static void setup_iomux_spi(void)
97{
Benoît Thébaudeau168dc712013-05-03 10:32:27 +000098 static const iomux_v3_cfg_t spi_pads[] = {
99 NEW_PAD_CTRL(MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI, PAD_CTL_HYS |
100 PAD_CTL_DSE_HIGH | PAD_CTL_SRE_FAST),
101 NEW_PAD_CTRL(MX51_PAD_CSPI1_MISO__ECSPI1_MISO, PAD_CTL_HYS |
102 PAD_CTL_DSE_HIGH | PAD_CTL_SRE_FAST),
103 NEW_PAD_CTRL(MX51_PAD_CSPI1_SS1__ECSPI1_SS1,
104 MX51_GPIO_PAD_CTRL),
105 MX51_PAD_CSPI1_SS0__ECSPI1_SS0,
106 NEW_PAD_CTRL(MX51_PAD_CSPI1_RDY__ECSPI1_RDY, MX51_PAD_CTRL_2),
107 NEW_PAD_CTRL(MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK, PAD_CTL_HYS |
108 PAD_CTL_DSE_HIGH | PAD_CTL_SRE_FAST),
109 };
Stefano Babic96651272010-03-16 17:22:21 +0100110
Benoît Thébaudeau168dc712013-05-03 10:32:27 +0000111 imx_iomux_v3_setup_multiple_pads(spi_pads, ARRAY_SIZE(spi_pads));
Stefano Babic96651272010-03-16 17:22:21 +0100112}
113#endif
114
Wolfgang Grandegger2e865da2011-11-11 14:03:38 +0100115#ifdef CONFIG_USB_EHCI_MX5
Benoît Thébaudeau168dc712013-05-03 10:32:27 +0000116#define MX51EVK_USBH1_HUB_RST IMX_GPIO_NR(1, 7)
117#define MX51EVK_USBH1_STP IMX_GPIO_NR(1, 27)
Fabio Estevama293e192014-12-12 12:33:32 -0200118#define MX51EVK_USB_CLK_EN_B IMX_GPIO_NR(2, 1)
Benoît Thébaudeau168dc712013-05-03 10:32:27 +0000119#define MX51EVK_USB_PHY_RESET IMX_GPIO_NR(2, 5)
Wolfgang Grandegger2e865da2011-11-11 14:03:38 +0100120
121static void setup_usb_h1(void)
122{
Benoît Thébaudeau168dc712013-05-03 10:32:27 +0000123 static const iomux_v3_cfg_t usb_h1_pads[] = {
124 MX51_PAD_USBH1_CLK__USBH1_CLK,
125 MX51_PAD_USBH1_DIR__USBH1_DIR,
126 MX51_PAD_USBH1_STP__USBH1_STP,
127 MX51_PAD_USBH1_NXT__USBH1_NXT,
128 MX51_PAD_USBH1_DATA0__USBH1_DATA0,
129 MX51_PAD_USBH1_DATA1__USBH1_DATA1,
130 MX51_PAD_USBH1_DATA2__USBH1_DATA2,
131 MX51_PAD_USBH1_DATA3__USBH1_DATA3,
132 MX51_PAD_USBH1_DATA4__USBH1_DATA4,
133 MX51_PAD_USBH1_DATA5__USBH1_DATA5,
134 MX51_PAD_USBH1_DATA6__USBH1_DATA6,
135 MX51_PAD_USBH1_DATA7__USBH1_DATA7,
Wolfgang Grandegger2e865da2011-11-11 14:03:38 +0100136
Benoît Thébaudeau168dc712013-05-03 10:32:27 +0000137 NEW_PAD_CTRL(MX51_PAD_GPIO1_7__GPIO1_7, 0), /* H1 hub reset */
138 MX51_PAD_EIM_D17__GPIO2_1,
139 MX51_PAD_EIM_D21__GPIO2_5, /* PHY reset */
140 };
Wolfgang Grandegger2e865da2011-11-11 14:03:38 +0100141
Benoît Thébaudeau168dc712013-05-03 10:32:27 +0000142 imx_iomux_v3_setup_multiple_pads(usb_h1_pads, ARRAY_SIZE(usb_h1_pads));
Wolfgang Grandegger2e865da2011-11-11 14:03:38 +0100143}
144
Anatolij Gustschinef2f5792011-12-12 01:25:46 +0000145int board_ehci_hcd_init(int port)
Wolfgang Grandegger2e865da2011-11-11 14:03:38 +0100146{
147 /* Set USBH1_STP to GPIO and toggle it */
Benoît Thébaudeau168dc712013-05-03 10:32:27 +0000148 imx_iomux_v3_setup_pad(NEW_PAD_CTRL(MX51_PAD_USBH1_STP__GPIO1_27,
149 MX51_USBH_PAD_CTRL));
Wolfgang Grandegger2e865da2011-11-11 14:03:38 +0100150
151 gpio_direction_output(MX51EVK_USBH1_STP, 0);
152 gpio_direction_output(MX51EVK_USB_PHY_RESET, 0);
153 mdelay(10);
154 gpio_set_value(MX51EVK_USBH1_STP, 1);
155
156 /* Set back USBH1_STP to be function */
Benoît Thébaudeau168dc712013-05-03 10:32:27 +0000157 imx_iomux_v3_setup_pad(MX51_PAD_USBH1_STP__USBH1_STP);
Wolfgang Grandegger2e865da2011-11-11 14:03:38 +0100158
159 /* De-assert USB PHY RESETB */
160 gpio_set_value(MX51EVK_USB_PHY_RESET, 1);
161
162 /* Drive USB_CLK_EN_B line low */
163 gpio_direction_output(MX51EVK_USB_CLK_EN_B, 0);
164
165 /* Reset USB hub */
166 gpio_direction_output(MX51EVK_USBH1_HUB_RST, 0);
167 mdelay(2);
168 gpio_set_value(MX51EVK_USBH1_HUB_RST, 1);
Anatolij Gustschinef2f5792011-12-12 01:25:46 +0000169 return 0;
Wolfgang Grandegger2e865da2011-11-11 14:03:38 +0100170}
171#endif
172
Stefano Babic96651272010-03-16 17:22:21 +0100173static void power_init(void)
174{
175 unsigned int val;
Stefano Babic96651272010-03-16 17:22:21 +0100176 struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)MXC_CCM_BASE;
Stefano Babicdba2efc2011-10-08 10:59:20 +0200177 struct pmic *p;
Łukasz Majewski1c6dba12012-11-13 03:21:55 +0000178 int ret;
179
Fabio Estevam21cb23f2013-11-20 20:26:03 -0200180 ret = pmic_init(CONFIG_FSL_PMIC_BUS);
Łukasz Majewski1c6dba12012-11-13 03:21:55 +0000181 if (ret)
182 return;
Stefano Babicdba2efc2011-10-08 10:59:20 +0200183
Łukasz Majewski1c6dba12012-11-13 03:21:55 +0000184 p = pmic_get("FSL_PMIC");
185 if (!p)
186 return;
Stefano Babic96651272010-03-16 17:22:21 +0100187
188 /* Write needed to Power Gate 2 register */
Stefano Babicdba2efc2011-10-08 10:59:20 +0200189 pmic_reg_read(p, REG_POWER_MISC, &val);
Stefano Babic96651272010-03-16 17:22:21 +0100190 val &= ~PWGT2SPIEN;
Stefano Babicdba2efc2011-10-08 10:59:20 +0200191 pmic_reg_write(p, REG_POWER_MISC, val);
Stefano Babic96651272010-03-16 17:22:21 +0100192
Shawn Guo4546eb72010-10-27 23:36:04 +0800193 /* Externally powered */
Stefano Babicdba2efc2011-10-08 10:59:20 +0200194 pmic_reg_read(p, REG_CHARGE, &val);
Shawn Guo4546eb72010-10-27 23:36:04 +0800195 val |= ICHRG0 | ICHRG1 | ICHRG2 | ICHRG3 | CHGAUTOB;
Stefano Babicdba2efc2011-10-08 10:59:20 +0200196 pmic_reg_write(p, REG_CHARGE, val);
Stefano Babic96651272010-03-16 17:22:21 +0100197
198 /* power up the system first */
Stefano Babicdba2efc2011-10-08 10:59:20 +0200199 pmic_reg_write(p, REG_POWER_MISC, PWUP);
Stefano Babic96651272010-03-16 17:22:21 +0100200
201 /* Set core voltage to 1.1V */
Stefano Babicdba2efc2011-10-08 10:59:20 +0200202 pmic_reg_read(p, REG_SW_0, &val);
Marek Vasutb043f702011-01-19 04:40:36 +0000203 val = (val & ~SWx_VOLT_MASK) | SWx_1_100V;
Stefano Babicdba2efc2011-10-08 10:59:20 +0200204 pmic_reg_write(p, REG_SW_0, val);
Stefano Babic96651272010-03-16 17:22:21 +0100205
206 /* Setup VCC (SW2) to 1.25 */
Stefano Babicdba2efc2011-10-08 10:59:20 +0200207 pmic_reg_read(p, REG_SW_1, &val);
Marek Vasutb043f702011-01-19 04:40:36 +0000208 val = (val & ~SWx_VOLT_MASK) | SWx_1_250V;
Stefano Babicdba2efc2011-10-08 10:59:20 +0200209 pmic_reg_write(p, REG_SW_1, val);
Stefano Babic96651272010-03-16 17:22:21 +0100210
211 /* Setup 1V2_DIG1 (SW3) to 1.25 */
Stefano Babicdba2efc2011-10-08 10:59:20 +0200212 pmic_reg_read(p, REG_SW_2, &val);
Marek Vasutb043f702011-01-19 04:40:36 +0000213 val = (val & ~SWx_VOLT_MASK) | SWx_1_250V;
Stefano Babicdba2efc2011-10-08 10:59:20 +0200214 pmic_reg_write(p, REG_SW_2, val);
Stefano Babic96651272010-03-16 17:22:21 +0100215 udelay(50);
216
217 /* Raise the core frequency to 800MHz */
218 writel(0x0, &mxc_ccm->cacrr);
219
220 /* Set switchers in Auto in NORMAL mode & STANDBY mode */
221 /* Setup the switcher mode for SW1 & SW2*/
Stefano Babicdba2efc2011-10-08 10:59:20 +0200222 pmic_reg_read(p, REG_SW_4, &val);
Stefano Babic96651272010-03-16 17:22:21 +0100223 val = (val & ~((SWMODE_MASK << SWMODE1_SHIFT) |
224 (SWMODE_MASK << SWMODE2_SHIFT)));
225 val |= (SWMODE_AUTO_AUTO << SWMODE1_SHIFT) |
226 (SWMODE_AUTO_AUTO << SWMODE2_SHIFT);
Stefano Babicdba2efc2011-10-08 10:59:20 +0200227 pmic_reg_write(p, REG_SW_4, val);
Stefano Babic96651272010-03-16 17:22:21 +0100228
229 /* Setup the switcher mode for SW3 & SW4 */
Stefano Babicdba2efc2011-10-08 10:59:20 +0200230 pmic_reg_read(p, REG_SW_5, &val);
Stefano Babic96651272010-03-16 17:22:21 +0100231 val = (val & ~((SWMODE_MASK << SWMODE3_SHIFT) |
232 (SWMODE_MASK << SWMODE4_SHIFT)));
233 val |= (SWMODE_AUTO_AUTO << SWMODE3_SHIFT) |
234 (SWMODE_AUTO_AUTO << SWMODE4_SHIFT);
Stefano Babicdba2efc2011-10-08 10:59:20 +0200235 pmic_reg_write(p, REG_SW_5, val);
Stefano Babic96651272010-03-16 17:22:21 +0100236
237 /* Set VDIG to 1.65V, VGEN3 to 1.8V, VCAM to 2.6V */
Stefano Babicdba2efc2011-10-08 10:59:20 +0200238 pmic_reg_read(p, REG_SETTING_0, &val);
Stefano Babic96651272010-03-16 17:22:21 +0100239 val &= ~(VCAM_MASK | VGEN3_MASK | VDIG_MASK);
240 val |= VDIG_1_65 | VGEN3_1_8 | VCAM_2_6;
Stefano Babicdba2efc2011-10-08 10:59:20 +0200241 pmic_reg_write(p, REG_SETTING_0, val);
Stefano Babic96651272010-03-16 17:22:21 +0100242
243 /* Set VVIDEO to 2.775V, VAUDIO to 3V, VSD to 3.15V */
Stefano Babicdba2efc2011-10-08 10:59:20 +0200244 pmic_reg_read(p, REG_SETTING_1, &val);
Stefano Babic96651272010-03-16 17:22:21 +0100245 val &= ~(VVIDEO_MASK | VSD_MASK | VAUDIO_MASK);
246 val |= VSD_3_15 | VAUDIO_3_0 | VVIDEO_2_775;
Stefano Babicdba2efc2011-10-08 10:59:20 +0200247 pmic_reg_write(p, REG_SETTING_1, val);
Stefano Babic96651272010-03-16 17:22:21 +0100248
249 /* Configure VGEN3 and VCAM regulators to use external PNP */
250 val = VGEN3CONFIG | VCAMCONFIG;
Stefano Babicdba2efc2011-10-08 10:59:20 +0200251 pmic_reg_write(p, REG_MODE_1, val);
Stefano Babic96651272010-03-16 17:22:21 +0100252 udelay(200);
253
Stefano Babic96651272010-03-16 17:22:21 +0100254 /* Enable VGEN3, VCAM, VAUDIO, VVIDEO, VSD regulators */
255 val = VGEN3EN | VGEN3CONFIG | VCAMEN | VCAMCONFIG |
256 VVIDEOEN | VAUDIOEN | VSDEN;
Stefano Babicdba2efc2011-10-08 10:59:20 +0200257 pmic_reg_write(p, REG_MODE_1, val);
Stefano Babic96651272010-03-16 17:22:21 +0100258
Benoît Thébaudeau168dc712013-05-03 10:32:27 +0000259 imx_iomux_v3_setup_pad(NEW_PAD_CTRL(MX51_PAD_EIM_A20__GPIO2_14,
260 NO_PAD_CTRL));
Ashok Kumar Reddy7d04bd72012-08-28 07:39:38 +0530261 gpio_direction_output(IMX_GPIO_NR(2, 14), 0);
Fabio Estevamc38e0d62011-10-25 03:14:00 +0000262
Stefano Babic96651272010-03-16 17:22:21 +0100263 udelay(500);
264
Ashok Kumar Reddy7d04bd72012-08-28 07:39:38 +0530265 gpio_set_value(IMX_GPIO_NR(2, 14), 1);
Stefano Babic96651272010-03-16 17:22:21 +0100266}
267
Yangbo Lu73340382019-06-21 11:42:28 +0800268#ifdef CONFIG_FSL_ESDHC_IMX
Thierry Redingd7aebf42012-01-02 01:15:36 +0000269int board_mmc_getcd(struct mmc *mmc)
Stefano Babic421834e2010-02-05 15:13:58 +0100270{
271 struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
Thierry Redingd7aebf42012-01-02 01:15:36 +0000272 int ret;
Stefano Babic421834e2010-02-05 15:13:58 +0100273
Benoît Thébaudeau168dc712013-05-03 10:32:27 +0000274 imx_iomux_v3_setup_pad(NEW_PAD_CTRL(MX51_PAD_GPIO1_0__GPIO1_0,
275 NO_PAD_CTRL));
Ashok Kumar Reddy7d04bd72012-08-28 07:39:38 +0530276 gpio_direction_input(IMX_GPIO_NR(1, 0));
Benoît Thébaudeau168dc712013-05-03 10:32:27 +0000277 imx_iomux_v3_setup_pad(NEW_PAD_CTRL(MX51_PAD_GPIO1_6__GPIO1_6,
278 NO_PAD_CTRL));
Ashok Kumar Reddy7d04bd72012-08-28 07:39:38 +0530279 gpio_direction_input(IMX_GPIO_NR(1, 6));
Fabio Estevam77c0f1b2011-11-15 05:51:33 +0000280
Stefano Babic421834e2010-02-05 15:13:58 +0100281 if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
Ashok Kumar Reddy7d04bd72012-08-28 07:39:38 +0530282 ret = !gpio_get_value(IMX_GPIO_NR(1, 0));
Stefano Babic421834e2010-02-05 15:13:58 +0100283 else
Ashok Kumar Reddy7d04bd72012-08-28 07:39:38 +0530284 ret = !gpio_get_value(IMX_GPIO_NR(1, 6));
Stefano Babic421834e2010-02-05 15:13:58 +0100285
Thierry Redingd7aebf42012-01-02 01:15:36 +0000286 return ret;
Stefano Babic421834e2010-02-05 15:13:58 +0100287}
288
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900289int board_mmc_init(struct bd_info *bis)
Stefano Babic421834e2010-02-05 15:13:58 +0100290{
Benoît Thébaudeau168dc712013-05-03 10:32:27 +0000291 static const iomux_v3_cfg_t sd1_pads[] = {
292 NEW_PAD_CTRL(MX51_PAD_SD1_CMD__SD1_CMD, PAD_CTL_DSE_MAX |
293 PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | PAD_CTL_SRE_FAST),
294 NEW_PAD_CTRL(MX51_PAD_SD1_CLK__SD1_CLK, PAD_CTL_DSE_MAX |
295 PAD_CTL_PUS_47K_UP | PAD_CTL_SRE_FAST),
296 NEW_PAD_CTRL(MX51_PAD_SD1_DATA0__SD1_DATA0, PAD_CTL_DSE_MAX |
297 PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | PAD_CTL_SRE_FAST),
298 NEW_PAD_CTRL(MX51_PAD_SD1_DATA1__SD1_DATA1, PAD_CTL_DSE_MAX |
299 PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | PAD_CTL_SRE_FAST),
300 NEW_PAD_CTRL(MX51_PAD_SD1_DATA2__SD1_DATA2, PAD_CTL_DSE_MAX |
301 PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | PAD_CTL_SRE_FAST),
302 NEW_PAD_CTRL(MX51_PAD_SD1_DATA3__SD1_DATA3, PAD_CTL_DSE_MAX |
303 PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN | PAD_CTL_SRE_FAST),
304 NEW_PAD_CTRL(MX51_PAD_GPIO1_0__SD1_CD, PAD_CTL_HYS),
305 NEW_PAD_CTRL(MX51_PAD_GPIO1_1__SD1_WP, PAD_CTL_HYS),
306 };
307
308 static const iomux_v3_cfg_t sd2_pads[] = {
309 NEW_PAD_CTRL(MX51_PAD_SD2_CMD__SD2_CMD,
310 PAD_CTL_DSE_MAX | PAD_CTL_SRE_FAST),
311 NEW_PAD_CTRL(MX51_PAD_SD2_CLK__SD2_CLK,
312 PAD_CTL_DSE_MAX | PAD_CTL_SRE_FAST),
313 NEW_PAD_CTRL(MX51_PAD_SD2_DATA0__SD2_DATA0,
314 PAD_CTL_DSE_MAX | PAD_CTL_SRE_FAST),
315 NEW_PAD_CTRL(MX51_PAD_SD2_DATA1__SD2_DATA1,
316 PAD_CTL_DSE_MAX | PAD_CTL_SRE_FAST),
317 NEW_PAD_CTRL(MX51_PAD_SD2_DATA2__SD2_DATA2,
318 PAD_CTL_DSE_MAX | PAD_CTL_SRE_FAST),
319 NEW_PAD_CTRL(MX51_PAD_SD2_DATA3__SD2_DATA3,
320 PAD_CTL_DSE_MAX | PAD_CTL_SRE_FAST),
321 NEW_PAD_CTRL(MX51_PAD_GPIO1_6__GPIO1_6, PAD_CTL_HYS),
322 NEW_PAD_CTRL(MX51_PAD_GPIO1_5__GPIO1_5, PAD_CTL_HYS),
323 };
324
Stefano Babic421834e2010-02-05 15:13:58 +0100325 u32 index;
Fabio Estevame48f0382014-11-20 16:35:16 -0200326 int ret;
Stefano Babic421834e2010-02-05 15:13:58 +0100327
Benoît Thébaudeauc58ff342012-10-01 08:36:25 +0000328 esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
329 esdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
330
Stefano Babic421834e2010-02-05 15:13:58 +0100331 for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM;
332 index++) {
333 switch (index) {
334 case 0:
Benoît Thébaudeau168dc712013-05-03 10:32:27 +0000335 imx_iomux_v3_setup_multiple_pads(sd1_pads,
336 ARRAY_SIZE(sd1_pads));
Stefano Babic421834e2010-02-05 15:13:58 +0100337 break;
338 case 1:
Benoît Thébaudeau168dc712013-05-03 10:32:27 +0000339 imx_iomux_v3_setup_multiple_pads(sd2_pads,
340 ARRAY_SIZE(sd2_pads));
Stefano Babic421834e2010-02-05 15:13:58 +0100341 break;
342 default:
343 printf("Warning: you configured more ESDHC controller"
344 "(%d) as supported by the board(2)\n",
345 CONFIG_SYS_FSL_ESDHC_NUM);
Fabio Estevame48f0382014-11-20 16:35:16 -0200346 return -EINVAL;
Stefano Babic421834e2010-02-05 15:13:58 +0100347 }
Fabio Estevame48f0382014-11-20 16:35:16 -0200348 ret = fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
349 if (ret)
350 return ret;
Stefano Babic421834e2010-02-05 15:13:58 +0100351 }
Fabio Estevame48f0382014-11-20 16:35:16 -0200352 return 0;
Stefano Babic421834e2010-02-05 15:13:58 +0100353}
354#endif
355
Liu Hui-R643431e929df2010-12-23 01:13:17 +0000356int board_early_init_f(void)
357{
358 setup_iomux_uart();
359 setup_iomux_fec();
Wolfgang Grandegger2e865da2011-11-11 14:03:38 +0100360#ifdef CONFIG_USB_EHCI_MX5
361 setup_usb_h1();
362#endif
Vikram Narayanan9ddfa242012-11-10 02:28:52 +0000363 setup_iomux_lcd();
Liu Hui-R643431e929df2010-12-23 01:13:17 +0000364
365 return 0;
366}
367
Stefano Babic421834e2010-02-05 15:13:58 +0100368int board_init(void)
369{
Stefano Babic421834e2010-02-05 15:13:58 +0100370 /* address of boot parameters */
371 gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
372
Stefano Babic421834e2010-02-05 15:13:58 +0100373 return 0;
374}
375
Helmut Raigerd5a184b2011-10-20 04:19:47 +0000376#ifdef CONFIG_BOARD_LATE_INIT
Stefano Babic96651272010-03-16 17:22:21 +0100377int board_late_init(void)
378{
379#ifdef CONFIG_MXC_SPI
380 setup_iomux_spi();
381 power_init();
382#endif
Fabio Estevam12ba8602012-05-09 06:39:41 +0000383
Stefano Babic96651272010-03-16 17:22:21 +0100384 return 0;
385}
386#endif
387
Fabio Estevam88920582012-08-05 07:31:33 +0000388/*
389 * Do not overwrite the console
390 * Use always serial for U-Boot console
391 */
392int overwrite_console(void)
393{
394 return 1;
395}
396
Stefano Babic421834e2010-02-05 15:13:58 +0100397int checkboard(void)
398{
Jason Liu8b7b69b2011-04-22 02:55:42 +0000399 puts("Board: MX51EVK\n");
Stefano Babic421834e2010-02-05 15:13:58 +0100400
Stefano Babic421834e2010-02-05 15:13:58 +0100401 return 0;
402}