wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2001, 2002 |
| 3 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 4 | * |
| 5 | * See file CREDITS for list of people who contributed to this |
| 6 | * project. |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or |
| 9 | * modify it under the terms of the GNU General Public License as |
| 10 | * published by the Free Software Foundation; either version 2 of |
| 11 | * the License, or (at your option) any later version. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program; if not, write to the Free Software |
| 20 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 21 | * MA 02111-1307 USA |
| 22 | */ |
| 23 | |
| 24 | /* |
| 25 | * board/config.h - configuration options, board specific |
| 26 | */ |
| 27 | |
| 28 | #ifndef __CONFIG_H |
| 29 | #define __CONFIG_H |
| 30 | |
| 31 | /*********************************************************** |
| 32 | * High Level Configuration Options |
| 33 | * (easy to change) |
| 34 | ***********************************************************/ |
| 35 | #define CONFIG_405GP 1 /* This is a PPC405 CPU */ |
| 36 | #define CONFIG_4xx 1 /* ...member of PPC4xx family */ |
| 37 | #define CONFIG_MIP405 1 /* ...on a MIP405 board */ |
| 38 | /*********************************************************** |
wdenk | e39c284 | 2003-06-04 15:05:30 +0000 | [diff] [blame] | 39 | * Note that it may also be a MIP405T board which is a subset of the |
| 40 | * MIP405 |
| 41 | ***********************************************************/ |
| 42 | /*********************************************************** |
| 43 | * WARNING: |
| 44 | * CONFIG_BOOT_PCI is only used for first boot-up and should |
| 45 | * NOT be enabled for production bootloader |
| 46 | ***********************************************************/ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 47 | /*#define CONFIG_BOOT_PCI 1*/ |
wdenk | e39c284 | 2003-06-04 15:05:30 +0000 | [diff] [blame] | 48 | /*********************************************************** |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 49 | * Clock |
| 50 | ***********************************************************/ |
| 51 | #define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */ |
| 52 | |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 53 | |
Jon Loeliger | 446e1f5 | 2007-07-08 14:14:17 -0500 | [diff] [blame] | 54 | /* |
Jon Loeliger | ed26c74 | 2007-07-10 09:10:49 -0500 | [diff] [blame] | 55 | * BOOTP options |
| 56 | */ |
| 57 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 58 | #define CONFIG_BOOTP_BOOTPATH |
| 59 | #define CONFIG_BOOTP_GATEWAY |
| 60 | #define CONFIG_BOOTP_HOSTNAME |
| 61 | |
| 62 | |
| 63 | /* |
Jon Loeliger | 446e1f5 | 2007-07-08 14:14:17 -0500 | [diff] [blame] | 64 | * Command line configuration. |
| 65 | */ |
| 66 | #include <config_cmd_default.h> |
wdenk | e39c284 | 2003-06-04 15:05:30 +0000 | [diff] [blame] | 67 | |
Jon Loeliger | 446e1f5 | 2007-07-08 14:14:17 -0500 | [diff] [blame] | 68 | #define CONFIG_CMD_CACHE |
| 69 | #define CONFIG_CMD_DATE |
| 70 | #define CONFIG_CMD_DHCP |
| 71 | #define CONFIG_CMD_EEPROM |
| 72 | #define CONFIG_CMD_ELF |
| 73 | #define CONFIG_CMD_FAT |
| 74 | #define CONFIG_CMD_I2C |
| 75 | #define CONFIG_CMD_IDE |
| 76 | #define CONFIG_CMD_IRQ |
| 77 | #define CONFIG_CMD_JFFS2 |
| 78 | #define CONFIG_CMD_MII |
| 79 | #define CONFIG_CMD_PCI |
| 80 | #define CONFIG_CMD_PING |
| 81 | #define CONFIG_CMD_REGINFO |
| 82 | #define CONFIG_CMD_SAVES |
| 83 | #define CONFIG_CMD_BSP |
| 84 | |
| 85 | #if !defined(CONFIG_MIP405T) |
| 86 | #define CONFIG_CMD_USB |
wdenk | e39c284 | 2003-06-04 15:05:30 +0000 | [diff] [blame] | 87 | #endif |
| 88 | |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 89 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 90 | #define CONFIG_SYS_HUSH_PARSER |
| 91 | #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 92 | /************************************************************** |
| 93 | * I2C Stuff: |
| 94 | * the MIP405 is equiped with an Atmel 24C128/256 EEPROM at address |
| 95 | * 0x53. |
| 96 | * The Atmel EEPROM uses 16Bit addressing. |
| 97 | ***************************************************************/ |
| 98 | |
| 99 | #define CONFIG_HARD_I2C /* I2c with hardware support */ |
Stefan Roese | 3b01e6b | 2010-04-01 14:37:24 +0200 | [diff] [blame^] | 100 | #define CONFIG_PPC4XX_I2C /* use PPC4xx driver */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 101 | #define CONFIG_SYS_I2C_SPEED 50000 /* I2C speed and slave address */ |
| 102 | #define CONFIG_SYS_I2C_SLAVE 0x7F |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 103 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 104 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x53 /* EEPROM 24C128/256 */ |
| 105 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */ |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 106 | /* mask of address bits that overflow into the "EEPROM chip address" */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 107 | #undef CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW |
| 108 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6 /* The Atmel 24C128/256 has */ |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 109 | /* 64 byte page write mode using*/ |
| 110 | /* last 6 bits of the address */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 111 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */ |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 112 | |
| 113 | |
Jean-Christophe PLAGNIOL-VILLARD | e46af64 | 2008-09-05 09:19:30 +0200 | [diff] [blame] | 114 | #define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */ |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 115 | #define CONFIG_ENV_OFFSET 0x00000 /* environment starts at the beginning of the EEPROM */ |
| 116 | #define CONFIG_ENV_SIZE 0x00800 /* 2k bytes may be used for env vars */ |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 117 | |
| 118 | /*************************************************************** |
| 119 | * Definitions for Serial Presence Detect EEPROM address |
| 120 | * (to get SDRAM settings) |
| 121 | ***************************************************************/ |
wdenk | e39c284 | 2003-06-04 15:05:30 +0000 | [diff] [blame] | 122 | /*#define SDRAM_EEPROM_WRITE_ADDRESS 0xA0 |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 123 | #define SDRAM_EEPROM_READ_ADDRESS 0xA1 |
wdenk | e39c284 | 2003-06-04 15:05:30 +0000 | [diff] [blame] | 124 | */ |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 125 | /************************************************************** |
| 126 | * Environment definitions |
| 127 | **************************************************************/ |
| 128 | #define CONFIG_BAUDRATE 9600 /* STD Baudrate */ |
| 129 | #define CONFIG_BOOTDELAY 5 |
| 130 | /* autoboot (do NOT change this set environment variable "bootdelay" to -1 instead) */ |
Wolfgang Denk | 7b4e347 | 2005-08-13 02:04:37 +0200 | [diff] [blame] | 131 | /* #define CONFIG_BOOT_RETRY_TIME -10 /XXX* feature is available but not enabled */ |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 132 | #define CONFIG_ZERO_BOOTDELAY_CHECK /* check console even if bootdelay = 0 */ |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 133 | |
wdenk | b02744a | 2003-04-05 00:53:31 +0000 | [diff] [blame] | 134 | #define CONFIG_BOOTCOMMAND "diskboot 400000 0:1; bootm" /* autoboot command */ |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 135 | #define CONFIG_BOOTARGS "console=ttyS0,9600 root=/dev/hda5" /* boot arguments */ |
| 136 | |
| 137 | #define CONFIG_IPADDR 10.0.0.100 |
| 138 | #define CONFIG_SERVERIP 10.0.0.1 |
| 139 | #define CONFIG_PREBOOT |
| 140 | /*************************************************************** |
| 141 | * defines if the console is stored in the environment |
| 142 | ***************************************************************/ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 143 | #define CONFIG_SYS_CONSOLE_IS_IN_ENV /* stdin, stdout and stderr are in evironment */ |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 144 | /*************************************************************** |
| 145 | * defines if an overwrite_console function exists |
| 146 | *************************************************************/ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 147 | #define CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE |
| 148 | #define CONFIG_SYS_CONSOLE_INFO_QUIET |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 149 | /*************************************************************** |
| 150 | * defines if the overwrite_console should be stored in the |
| 151 | * environment |
| 152 | **************************************************************/ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 153 | #undef CONFIG_SYS_CONSOLE_ENV_OVERWRITE |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 154 | |
| 155 | /************************************************************** |
| 156 | * loads config |
| 157 | *************************************************************/ |
| 158 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 159 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 160 | |
| 161 | #define CONFIG_MISC_INIT_R |
| 162 | /*********************************************************** |
| 163 | * Miscellaneous configurable options |
| 164 | **********************************************************/ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 165 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
| 166 | #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ |
Jon Loeliger | 446e1f5 | 2007-07-08 14:14:17 -0500 | [diff] [blame] | 167 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 168 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 169 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 170 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 171 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 172 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
| 173 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 174 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 175 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 176 | #define CONFIG_SYS_MEMTEST_START 0x0100000 /* memtest works on */ |
| 177 | #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 1 ... 12 MB in DRAM */ |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 178 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 179 | #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */ |
| 180 | #define CONFIG_SYS_BASE_BAUD 916667 |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 181 | |
| 182 | /* The following table includes the supported baudrates */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 183 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 184 | { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \ |
| 185 | 57600, 115200, 230400, 460800, 921600 } |
| 186 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 187 | #define CONFIG_SYS_LOAD_ADDR 0x400000 /* default load address */ |
| 188 | #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */ |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 189 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 190 | #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */ |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 191 | |
| 192 | /*----------------------------------------------------------------------- |
| 193 | * PCI stuff |
| 194 | *----------------------------------------------------------------------- |
| 195 | */ |
| 196 | #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */ |
| 197 | #define PCI_HOST_FORCE 1 /* configure as pci host */ |
| 198 | #define PCI_HOST_AUTO 2 /* detected via arbiter enable */ |
| 199 | |
| 200 | #define CONFIG_PCI /* include pci support */ |
| 201 | #define CONFIG_PCI_HOST PCI_HOST_FORCE /* configure as pci-host */ |
| 202 | #define CONFIG_PCI_PNP /* pci plug-and-play */ |
| 203 | /* resource configuration */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 204 | #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x0000 /* PCI Vendor ID: to-do!!! */ |
| 205 | #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: to-do!!! */ |
| 206 | #define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */ |
| 207 | #define CONFIG_SYS_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */ |
| 208 | #define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */ |
| 209 | #define CONFIG_SYS_PCI_PTM2LA 0x00000000 /* disabled */ |
| 210 | #define CONFIG_SYS_PCI_PTM2MS 0x00000000 /* disabled */ |
| 211 | #define CONFIG_SYS_PCI_PTM2PCI 0x00000000 /* Host: use this pci address */ |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 212 | |
| 213 | /*----------------------------------------------------------------------- |
| 214 | * Start addresses for the final memory configuration |
| 215 | * (Set up by the startup code) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 216 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 217 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 218 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
| 219 | #define CONFIG_SYS_FLASH_BASE 0xFFF80000 |
| 220 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE |
| 221 | #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */ |
| 222 | #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserve 1024 kB for malloc() */ |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 223 | |
| 224 | /* |
| 225 | * For booting Linux, the board info and command line data |
| 226 | * have to be in the first 8 MB of memory, since this is |
| 227 | * the maximum mapped by the Linux kernel during initialization. |
| 228 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 229 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 230 | /*----------------------------------------------------------------------- |
| 231 | * FLASH organization |
| 232 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 233 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
| 234 | #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */ |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 235 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 236 | #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ |
| 237 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */ |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 238 | |
Wolfgang Denk | 47f5779 | 2005-08-08 01:03:24 +0200 | [diff] [blame] | 239 | /* |
| 240 | * JFFS2 partitions |
| 241 | * |
| 242 | */ |
| 243 | /* No command line, one static partition, whole device */ |
Stefan Roese | b1423dd | 2009-03-19 13:30:36 +0100 | [diff] [blame] | 244 | #undef CONFIG_CMD_MTDPARTS |
Wolfgang Denk | 47f5779 | 2005-08-08 01:03:24 +0200 | [diff] [blame] | 245 | #define CONFIG_JFFS2_DEV "nor0" |
| 246 | #define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF |
| 247 | #define CONFIG_JFFS2_PART_OFFSET 0x00000000 |
| 248 | |
| 249 | /* mtdparts command line support */ |
| 250 | /* Note: fake mtd_id used, no linux mtd map file */ |
| 251 | /* |
Stefan Roese | b1423dd | 2009-03-19 13:30:36 +0100 | [diff] [blame] | 252 | #define CONFIG_CMD_MTDPARTS |
Wolfgang Denk | 47f5779 | 2005-08-08 01:03:24 +0200 | [diff] [blame] | 253 | #define MTDIDS_DEFAULT "nor0=mip405-0" |
| 254 | #define MTDPARTS_DEFAULT "mtdparts=mip405-0:-(jffs2)" |
| 255 | */ |
wdenk | e97d3d9 | 2004-02-23 22:22:28 +0000 | [diff] [blame] | 256 | |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 257 | /*----------------------------------------------------------------------- |
wdenk | e97d3d9 | 2004-02-23 22:22:28 +0000 | [diff] [blame] | 258 | * Logbuffer Configuration |
| 259 | */ |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 260 | #undef CONFIG_LOGBUFFER /* supported but not enabled */ |
wdenk | e97d3d9 | 2004-02-23 22:22:28 +0000 | [diff] [blame] | 261 | /*----------------------------------------------------------------------- |
| 262 | * Bootcountlimit Configuration |
| 263 | */ |
| 264 | #undef CONFIG_BOOTCOUNT_LIMIT /* supported but not enabled */ |
| 265 | |
| 266 | /*----------------------------------------------------------------------- |
| 267 | * POST Configuration |
| 268 | */ |
| 269 | #if 0 /* enable this if POST is desired (is supported but not enabled) */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 270 | #define CONFIG_POST (CONFIG_SYS_POST_MEMORY | \ |
| 271 | CONFIG_SYS_POST_CPU | \ |
| 272 | CONFIG_SYS_POST_RTC | \ |
| 273 | CONFIG_SYS_POST_I2C) |
wdenk | e97d3d9 | 2004-02-23 22:22:28 +0000 | [diff] [blame] | 274 | |
| 275 | #endif |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 276 | /* |
| 277 | * Init Memory Controller: |
| 278 | */ |
wdenk | 2c9b05d | 2003-09-10 22:30:53 +0000 | [diff] [blame] | 279 | #define FLASH_MAX_SIZE 0x00800000 /* 8MByte max */ |
| 280 | #define FLASH_BASE_PRELIM 0xFF800000 /* open the flash CS */ |
| 281 | /* Size: 0=1MB, 1=2MB, 2=4MB, 3=8MB, 4=16MB, 5=32MB, 6=64MB, 7=128MB */ |
| 282 | #define FLASH_SIZE_PRELIM 3 /* maximal flash FLASH size bank #0 */ |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 283 | |
wdenk | da55c6e | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 284 | #define CONFIG_BOARD_EARLY_INIT_F 1 |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 285 | |
| 286 | /* Peripheral Bus Mapping */ |
| 287 | #define PER_PLD_ADDR 0xF4000000 /* smallest window is 1MByte 0x10 0000*/ |
| 288 | #define PER_UART0_ADDR 0xF4100000 /* smallest window is 1MByte 0x10 0000*/ |
| 289 | #define PER_UART1_ADDR 0xF4200000 /* smallest window is 1MByte 0x10 0000*/ |
| 290 | |
| 291 | #define MULTI_PURPOSE_SOCKET_ADDR 0xF8000000 |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 292 | #define CONFIG_PORT_ADDR PER_PLD_ADDR + 5 |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 293 | |
| 294 | |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 295 | /*----------------------------------------------------------------------- |
| 296 | * Definitions for initial stack pointer and data area (in On Chip SRAM) |
| 297 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 298 | #define CONFIG_SYS_TEMP_STACK_OCM 1 |
| 299 | #define CONFIG_SYS_OCM_DATA_ADDR 0xF0000000 |
| 300 | #define CONFIG_SYS_OCM_DATA_SIZE 0x1000 |
| 301 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of On Chip SRAM */ |
| 302 | #define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_OCM_DATA_SIZE /* End of On Chip SRAM */ |
| 303 | #define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */ |
| 304 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) |
wdenk | e97d3d9 | 2004-02-23 22:22:28 +0000 | [diff] [blame] | 305 | /* reserve some memory for POST and BOOT limit info */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 306 | #define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 32) |
wdenk | e97d3d9 | 2004-02-23 22:22:28 +0000 | [diff] [blame] | 307 | |
| 308 | #ifdef CONFIG_POST /* reserve one word for POST Info */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 309 | #define CONFIG_SYS_POST_WORD_ADDR (CONFIG_SYS_GBL_DATA_OFFSET - 4) |
wdenk | e97d3d9 | 2004-02-23 22:22:28 +0000 | [diff] [blame] | 310 | #endif |
| 311 | |
| 312 | #ifdef CONFIG_BOOTCOUNT_LIMIT /* reserve 2 word for bootcount limit */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 313 | #define CONFIG_SYS_BOOTCOUNT_ADDR (CONFIG_SYS_GBL_DATA_OFFSET - 12) |
wdenk | e97d3d9 | 2004-02-23 22:22:28 +0000 | [diff] [blame] | 314 | #endif |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 315 | |
| 316 | /* |
| 317 | * Internal Definitions |
| 318 | * |
| 319 | * Boot Flags |
| 320 | */ |
| 321 | #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ |
| 322 | #define BOOTFLAG_WARM 0x02 /* Software reboot */ |
| 323 | |
| 324 | |
| 325 | /*********************************************************************** |
| 326 | * External peripheral base address |
| 327 | ***********************************************************************/ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 328 | #define CONFIG_SYS_ISA_IO_BASE_ADDRESS 0xE8000000 |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 329 | |
| 330 | /*********************************************************************** |
| 331 | * Last Stage Init |
| 332 | ***********************************************************************/ |
| 333 | #define CONFIG_LAST_STAGE_INIT |
| 334 | /************************************************************ |
| 335 | * Ethernet Stuff |
| 336 | ***********************************************************/ |
Ben Warren | 3a918a6 | 2008-10-27 23:50:15 -0700 | [diff] [blame] | 337 | #define CONFIG_PPC4xx_EMAC |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 338 | #define CONFIG_MII 1 /* MII PHY management */ |
| 339 | #define CONFIG_PHY_ADDR 1 /* PHY address */ |
wdenk | e97d3d9 | 2004-02-23 22:22:28 +0000 | [diff] [blame] | 340 | #define CONFIG_PHY_RESET_DELAY 300 /* Intel LXT971A needs this */ |
| 341 | #define CONFIG_PHY_CMD_DELAY 40 /* Intel LXT971A needs this */ |
Ben Warren | 6c26293 | 2009-04-28 16:50:53 -0700 | [diff] [blame] | 342 | #define CONFIG_NET_MULTI |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 343 | /************************************************************ |
| 344 | * RTC |
| 345 | ***********************************************************/ |
| 346 | #define CONFIG_RTC_MC146818 |
| 347 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 348 | |
| 349 | /************************************************************ |
| 350 | * IDE/ATA stuff |
| 351 | ************************************************************/ |
wdenk | e39c284 | 2003-06-04 15:05:30 +0000 | [diff] [blame] | 352 | #if defined(CONFIG_MIP405T) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 353 | #define CONFIG_SYS_IDE_MAXBUS 1 /* MIP405T has only one IDE bus */ |
wdenk | e39c284 | 2003-06-04 15:05:30 +0000 | [diff] [blame] | 354 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 355 | #define CONFIG_SYS_IDE_MAXBUS 2 /* max. 2 IDE busses */ |
wdenk | e39c284 | 2003-06-04 15:05:30 +0000 | [diff] [blame] | 356 | #endif |
| 357 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 358 | #define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */ |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 359 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 360 | #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_ISA_IO_BASE_ADDRESS /* base address */ |
| 361 | #define CONFIG_SYS_ATA_IDE0_OFFSET 0x01F0 /* ide0 offste */ |
| 362 | #define CONFIG_SYS_ATA_IDE1_OFFSET 0x0170 /* ide1 offset */ |
| 363 | #define CONFIG_SYS_ATA_DATA_OFFSET 0 /* data reg offset */ |
| 364 | #define CONFIG_SYS_ATA_REG_OFFSET 0 /* reg offset */ |
| 365 | #define CONFIG_SYS_ATA_ALT_OFFSET 0x200 /* alternate register offset */ |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 366 | |
| 367 | #undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */ |
| 368 | #undef CONFIG_IDE_LED /* no led for ide supported */ |
| 369 | #define CONFIG_IDE_RESET /* reset for ide supported... */ |
| 370 | #define CONFIG_IDE_RESET_ROUTINE /* with a special reset function */ |
wdenk | 2c9b05d | 2003-09-10 22:30:53 +0000 | [diff] [blame] | 371 | #define CONFIG_SUPPORT_VFAT |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 372 | /************************************************************ |
| 373 | * ATAPI support (experimental) |
| 374 | ************************************************************/ |
| 375 | #define CONFIG_ATAPI /* enable ATAPI Support */ |
| 376 | |
| 377 | /************************************************************ |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 378 | * DISK Partition support |
| 379 | ************************************************************/ |
| 380 | #define CONFIG_DOS_PARTITION |
| 381 | #define CONFIG_MAC_PARTITION |
| 382 | #define CONFIG_ISO_PARTITION /* Experimental */ |
| 383 | |
| 384 | /************************************************************ |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 385 | * Keyboard support |
| 386 | ************************************************************/ |
| 387 | #undef CONFIG_ISA_KEYBOARD |
| 388 | |
| 389 | /************************************************************ |
| 390 | * Video support |
| 391 | ************************************************************/ |
| 392 | #define CONFIG_VIDEO /*To enable video controller support */ |
| 393 | #define CONFIG_VIDEO_CT69000 |
| 394 | #define CONFIG_CFB_CONSOLE |
| 395 | #define CONFIG_VIDEO_LOGO |
| 396 | #define CONFIG_CONSOLE_EXTRA_INFO |
| 397 | #define CONFIG_VGA_AS_SINGLE_DEVICE |
| 398 | #define CONFIG_VIDEO_SW_CURSOR |
| 399 | #undef CONFIG_VIDEO_ONBOARD |
| 400 | /************************************************************ |
| 401 | * USB support EXPERIMENTAL |
| 402 | ************************************************************/ |
wdenk | e39c284 | 2003-06-04 15:05:30 +0000 | [diff] [blame] | 403 | #if !defined(CONFIG_MIP405T) |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 404 | #define CONFIG_USB_UHCI |
| 405 | #define CONFIG_USB_KEYBOARD |
| 406 | #define CONFIG_USB_STORAGE |
| 407 | |
| 408 | /* Enable needed helper functions */ |
Jean-Christophe PLAGNIOL-VILLARD | 2a7a031 | 2009-05-16 12:14:54 +0200 | [diff] [blame] | 409 | #define CONFIG_SYS_STDIO_DEREGISTER /* needs stdio_deregister */ |
wdenk | e39c284 | 2003-06-04 15:05:30 +0000 | [diff] [blame] | 410 | #endif |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 411 | /************************************************************ |
| 412 | * Debug support |
| 413 | ************************************************************/ |
Jon Loeliger | 446e1f5 | 2007-07-08 14:14:17 -0500 | [diff] [blame] | 414 | #if defined(CONFIG_CMD_KGDB) |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 415 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ |
| 416 | #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ |
| 417 | #endif |
| 418 | |
| 419 | /************************************************************ |
wdenk | 4ea537d | 2003-12-07 18:32:37 +0000 | [diff] [blame] | 420 | * support BZIP2 compression |
| 421 | ************************************************************/ |
| 422 | #define CONFIG_BZIP2 1 |
| 423 | |
| 424 | /************************************************************ |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 425 | * Ident |
| 426 | ************************************************************/ |
wdenk | e39c284 | 2003-06-04 15:05:30 +0000 | [diff] [blame] | 427 | |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 428 | #define VERSION_TAG "released" |
wdenk | e39c284 | 2003-06-04 15:05:30 +0000 | [diff] [blame] | 429 | #if !defined(CONFIG_MIP405T) |
| 430 | #define CONFIG_ISO_STRING "MEV-10072-001" |
| 431 | #else |
| 432 | #define CONFIG_ISO_STRING "MEV-10082-001" |
| 433 | #endif |
| 434 | |
| 435 | #if !defined(CONFIG_BOOT_PCI) |
| 436 | #define CONFIG_IDENT_STRING "\n(c) 2003 by MPL AG Switzerland, " CONFIG_ISO_STRING " " VERSION_TAG |
| 437 | #else |
| 438 | #define CONFIG_IDENT_STRING "\n(c) 2003 by MPL AG Switzerland, PCI_BOOT Version" |
| 439 | #endif |
wdenk | 7d393ae | 2002-10-25 21:08:05 +0000 | [diff] [blame] | 440 | |
| 441 | |
| 442 | #endif /* __CONFIG_H */ |