developer | dea5651 | 2020-01-10 16:30:29 +0800 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0-only */ |
| 2 | /* |
| 3 | * Copyright (c) 2019 MediaTek Inc. |
| 4 | */ |
| 5 | #ifndef _DT_BINDINGS_CLK_MT7622_H |
| 6 | #define _DT_BINDINGS_CLK_MT7622_H |
| 7 | |
| 8 | /* TOPCKGEN */ |
| 9 | |
| 10 | /* FIXED_CLKS */ |
| 11 | #define CLK_TOP_TO_U2_PHY 0 |
| 12 | #define CLK_TOP_TO_U2_PHY_1P 1 |
| 13 | #define CLK_TOP_PCIE0_PIPE_EN 2 |
| 14 | #define CLK_TOP_PCIE1_PIPE_EN 3 |
| 15 | #define CLK_TOP_SSUSB_TX250M 4 |
| 16 | #define CLK_TOP_SSUSB_EQ_RX250M 5 |
| 17 | #define CLK_TOP_SSUSB_CDR_REF 6 |
| 18 | #define CLK_TOP_SSUSB_CDR_FB 7 |
| 19 | #define CLK_TOP_SATA_ASIC 8 |
| 20 | #define CLK_TOP_SATA_RBC 9 |
| 21 | /* FIXED_DIVS */ |
| 22 | #define CLK_TOP_TO_USB3_SYS 10 |
| 23 | #define CLK_TOP_P1_1MHZ 11 |
| 24 | #define CLK_TOP_4MHZ 12 |
| 25 | #define CLK_TOP_P0_1MHZ 13 |
| 26 | #define CLK_TOP_TXCLK_SRC_PRE 14 |
| 27 | #define CLK_TOP_RTC 15 |
| 28 | #define CLK_TOP_MEMPLL 16 |
| 29 | #define CLK_TOP_DMPLL 17 |
| 30 | #define CLK_TOP_SYSPLL_D2 18 |
| 31 | #define CLK_TOP_SYSPLL1_D2 19 |
| 32 | #define CLK_TOP_SYSPLL1_D4 20 |
| 33 | #define CLK_TOP_SYSPLL1_D8 21 |
| 34 | #define CLK_TOP_SYSPLL2_D4 22 |
| 35 | #define CLK_TOP_SYSPLL2_D8 23 |
| 36 | #define CLK_TOP_SYSPLL_D5 24 |
| 37 | #define CLK_TOP_SYSPLL3_D2 25 |
| 38 | #define CLK_TOP_SYSPLL3_D4 26 |
| 39 | #define CLK_TOP_SYSPLL4_D2 27 |
| 40 | #define CLK_TOP_SYSPLL4_D4 28 |
| 41 | #define CLK_TOP_SYSPLL4_D16 29 |
| 42 | #define CLK_TOP_UNIVPLL 30 |
| 43 | #define CLK_TOP_UNIVPLL_D2 31 |
| 44 | #define CLK_TOP_UNIVPLL1_D2 32 |
| 45 | #define CLK_TOP_UNIVPLL1_D4 33 |
| 46 | #define CLK_TOP_UNIVPLL1_D8 34 |
| 47 | #define CLK_TOP_UNIVPLL1_D16 35 |
| 48 | #define CLK_TOP_UNIVPLL2_D2 36 |
| 49 | #define CLK_TOP_UNIVPLL2_D4 37 |
| 50 | #define CLK_TOP_UNIVPLL2_D8 38 |
| 51 | #define CLK_TOP_UNIVPLL2_D16 39 |
| 52 | #define CLK_TOP_UNIVPLL_D5 40 |
| 53 | #define CLK_TOP_UNIVPLL3_D2 41 |
| 54 | #define CLK_TOP_UNIVPLL3_D4 42 |
| 55 | #define CLK_TOP_UNIVPLL3_D16 43 |
| 56 | #define CLK_TOP_UNIVPLL_D7 44 |
| 57 | #define CLK_TOP_UNIVPLL_D80_D4 45 |
| 58 | #define CLK_TOP_UNIV48M 46 |
| 59 | #define CLK_TOP_SGMIIPLL 47 |
| 60 | #define CLK_TOP_SGMIIPLL_D2 48 |
| 61 | #define CLK_TOP_AUD1PLL 49 |
| 62 | #define CLK_TOP_AUD2PLL 50 |
| 63 | #define CLK_TOP_AUD_I2S2_MCK 51 |
| 64 | #define CLK_TOP_TO_USB3_REF 52 |
| 65 | #define CLK_TOP_PCIE1_MAC_EN 53 |
| 66 | #define CLK_TOP_PCIE0_MAC_EN 54 |
| 67 | #define CLK_TOP_ETH_500M 55 |
| 68 | /* TOP_MUXES */ |
| 69 | #define CLK_TOP_AXI_SEL 56 |
| 70 | #define CLK_TOP_MEM_SEL 57 |
| 71 | #define CLK_TOP_DDRPHYCFG_SEL 58 |
| 72 | #define CLK_TOP_ETH_SEL 59 |
| 73 | #define CLK_TOP_PWM_SEL 60 |
| 74 | #define CLK_TOP_F10M_REF_SEL 61 |
| 75 | #define CLK_TOP_NFI_INFRA_SEL 62 |
| 76 | #define CLK_TOP_FLASH_SEL 63 |
| 77 | #define CLK_TOP_UART_SEL 64 |
| 78 | #define CLK_TOP_SPI0_SEL 65 |
| 79 | #define CLK_TOP_SPI1_SEL 66 |
| 80 | #define CLK_TOP_MSDC50_0_SEL 67 |
| 81 | #define CLK_TOP_MSDC30_0_SEL 68 |
| 82 | #define CLK_TOP_MSDC30_1_SEL 69 |
| 83 | #define CLK_TOP_A1SYS_HP_SEL 70 |
| 84 | #define CLK_TOP_A2SYS_HP_SEL 71 |
| 85 | #define CLK_TOP_INTDIR_SEL 72 |
| 86 | #define CLK_TOP_AUD_INTBUS_SEL 73 |
| 87 | #define CLK_TOP_PMICSPI_SEL 74 |
| 88 | #define CLK_TOP_SCP_SEL 75 |
| 89 | #define CLK_TOP_ATB_SEL 76 |
| 90 | #define CLK_TOP_HIF_SEL 77 |
| 91 | #define CLK_TOP_AUDIO_SEL 78 |
| 92 | #define CLK_TOP_U2_SEL 79 |
| 93 | #define CLK_TOP_AUD1_SEL 80 |
| 94 | #define CLK_TOP_AUD2_SEL 81 |
| 95 | #define CLK_TOP_IRRX_SEL 82 |
| 96 | #define CLK_TOP_IRTX_SEL 83 |
| 97 | #define CLK_TOP_ASM_L_SEL 84 |
| 98 | #define CLK_TOP_ASM_M_SEL 85 |
| 99 | #define CLK_TOP_ASM_H_SEL 86 |
| 100 | #define CLK_TOP_APLL1_SEL 87 |
| 101 | #define CLK_TOP_APLL2_SEL 88 |
| 102 | #define CLK_TOP_I2S0_MCK_SEL 89 |
| 103 | #define CLK_TOP_I2S1_MCK_SEL 90 |
| 104 | #define CLK_TOP_I2S2_MCK_SEL 91 |
| 105 | #define CLK_TOP_I2S3_MCK_SEL 92 |
| 106 | #define CLK_TOP_APLL1_DIV 93 |
| 107 | #define CLK_TOP_APLL2_DIV 94 |
| 108 | #define CLK_TOP_I2S0_MCK_DIV 95 |
| 109 | #define CLK_TOP_I2S1_MCK_DIV 96 |
| 110 | #define CLK_TOP_I2S2_MCK_DIV 97 |
| 111 | #define CLK_TOP_I2S3_MCK_DIV 98 |
| 112 | #define CLK_TOP_A1SYS_HP_DIV 99 |
| 113 | #define CLK_TOP_A2SYS_HP_DIV 100 |
| 114 | #define CLK_TOP_APLL1_DIV_PD 101 |
| 115 | #define CLK_TOP_APLL2_DIV_PD 102 |
| 116 | #define CLK_TOP_I2S0_MCK_DIV_PD 103 |
| 117 | #define CLK_TOP_I2S1_MCK_DIV_PD 104 |
| 118 | #define CLK_TOP_I2S2_MCK_DIV_PD 105 |
| 119 | #define CLK_TOP_I2S3_MCK_DIV_PD 106 |
| 120 | |
| 121 | /* INFRACFG */ |
| 122 | |
| 123 | #define CLK_INFRA_DBGCLK_PD 0 |
| 124 | #define CLK_INFRA_TRNG 1 |
| 125 | #define CLK_INFRA_AUDIO_PD 2 |
| 126 | #define CLK_INFRA_IRRX_PD 3 |
| 127 | #define CLK_INFRA_APXGPT_PD 4 |
| 128 | #define CLK_INFRA_PMIC_PD 5 |
| 129 | |
| 130 | /* PERICFG */ |
| 131 | |
| 132 | #define CLK_PERI_THERM_PD 0 |
| 133 | #define CLK_PERI_PWM1_PD 1 |
| 134 | #define CLK_PERI_PWM2_PD 2 |
| 135 | #define CLK_PERI_PWM3_PD 3 |
| 136 | #define CLK_PERI_PWM4_PD 4 |
| 137 | #define CLK_PERI_PWM5_PD 5 |
| 138 | #define CLK_PERI_PWM6_PD 6 |
| 139 | #define CLK_PERI_PWM7_PD 7 |
| 140 | #define CLK_PERI_PWM_PD 8 |
| 141 | #define CLK_PERI_AP_DMA_PD 9 |
| 142 | #define CLK_PERI_MSDC30_0_PD 10 |
| 143 | #define CLK_PERI_MSDC30_1_PD 11 |
| 144 | #define CLK_PERI_UART0_PD 12 |
| 145 | #define CLK_PERI_UART1_PD 13 |
| 146 | #define CLK_PERI_UART2_PD 14 |
| 147 | #define CLK_PERI_UART3_PD 15 |
| 148 | #define CLK_PERI_BTIF_PD 16 |
| 149 | #define CLK_PERI_I2C0_PD 17 |
| 150 | #define CLK_PERI_I2C1_PD 18 |
| 151 | #define CLK_PERI_I2C2_PD 19 |
| 152 | #define CLK_PERI_SPI1_PD 20 |
| 153 | #define CLK_PERI_AUXADC_PD 21 |
| 154 | #define CLK_PERI_SPI0_PD 22 |
| 155 | #define CLK_PERI_SNFI_PD 23 |
| 156 | #define CLK_PERI_NFI_PD 24 |
| 157 | #define CLK_PERI_NFIECC_PD 25 |
| 158 | #define CLK_PERI_FLASH_PD 26 |
| 159 | #define CLK_PERI_IRTX_PD 27 |
| 160 | |
| 161 | /* APMIXEDSYS */ |
| 162 | |
| 163 | #define CLK_APMIXED_ARMPLL 0 |
| 164 | #define CLK_APMIXED_MAINPLL 1 |
| 165 | #define CLK_APMIXED_UNIV2PLL 2 |
| 166 | #define CLK_APMIXED_ETH1PLL 3 |
| 167 | #define CLK_APMIXED_ETH2PLL 4 |
| 168 | #define CLK_APMIXED_AUD1PLL 5 |
| 169 | #define CLK_APMIXED_AUD2PLL 6 |
| 170 | #define CLK_APMIXED_TRGPLL 7 |
| 171 | #define CLK_APMIXED_SGMIPLL 8 |
| 172 | |
| 173 | /* AUDIOSYS */ |
| 174 | |
| 175 | #define CLK_AUDIO_AFE 0 |
| 176 | #define CLK_AUDIO_HDMI 1 |
| 177 | #define CLK_AUDIO_SPDF 2 |
| 178 | #define CLK_AUDIO_APLL 3 |
| 179 | #define CLK_AUDIO_I2SIN1 4 |
| 180 | #define CLK_AUDIO_I2SIN2 5 |
| 181 | #define CLK_AUDIO_I2SIN3 6 |
| 182 | #define CLK_AUDIO_I2SIN4 7 |
| 183 | #define CLK_AUDIO_I2SO1 8 |
| 184 | #define CLK_AUDIO_I2SO2 9 |
| 185 | #define CLK_AUDIO_I2SO3 10 |
| 186 | #define CLK_AUDIO_I2SO4 11 |
| 187 | #define CLK_AUDIO_ASRCI1 12 |
| 188 | #define CLK_AUDIO_ASRCI2 13 |
| 189 | #define CLK_AUDIO_ASRCO1 14 |
| 190 | #define CLK_AUDIO_ASRCO2 15 |
| 191 | #define CLK_AUDIO_INTDIR 16 |
| 192 | #define CLK_AUDIO_A1SYS 17 |
| 193 | #define CLK_AUDIO_A2SYS 18 |
| 194 | #define CLK_AUDIO_UL1 19 |
| 195 | #define CLK_AUDIO_UL2 20 |
| 196 | #define CLK_AUDIO_UL3 21 |
| 197 | #define CLK_AUDIO_UL4 22 |
| 198 | #define CLK_AUDIO_UL5 23 |
| 199 | #define CLK_AUDIO_UL6 24 |
| 200 | #define CLK_AUDIO_DL1 25 |
| 201 | #define CLK_AUDIO_DL2 26 |
| 202 | #define CLK_AUDIO_DL3 27 |
| 203 | #define CLK_AUDIO_DL4 28 |
| 204 | #define CLK_AUDIO_DL5 29 |
| 205 | #define CLK_AUDIO_DL6 30 |
| 206 | #define CLK_AUDIO_DLMCH 31 |
| 207 | #define CLK_AUDIO_ARB1 32 |
| 208 | #define CLK_AUDIO_AWB 33 |
| 209 | #define CLK_AUDIO_AWB3 34 |
| 210 | #define CLK_AUDIO_DAI 35 |
| 211 | #define CLK_AUDIO_MOD 36 |
| 212 | #define CLK_AUDIO_ASRCI3 37 |
| 213 | #define CLK_AUDIO_ASRCI4 38 |
| 214 | #define CLK_AUDIO_ASRCO3 39 |
| 215 | #define CLK_AUDIO_ASRCO4 40 |
| 216 | #define CLK_AUDIO_MEM_ASRC1 41 |
| 217 | #define CLK_AUDIO_MEM_ASRC2 42 |
| 218 | #define CLK_AUDIO_MEM_ASRC3 43 |
| 219 | #define CLK_AUDIO_MEM_ASRC4 44 |
| 220 | #define CLK_AUDIO_MEM_ASRC5 45 |
| 221 | #define CLK_AUDIO_AFE_CONN 46 |
| 222 | #define CLK_AUDIO_NR_CLK 47 |
| 223 | |
| 224 | /* SSUSBSYS */ |
| 225 | |
| 226 | #define CLK_SSUSB_U2_PHY_1P_EN 0 |
| 227 | #define CLK_SSUSB_U2_PHY_EN 1 |
| 228 | #define CLK_SSUSB_REF_EN 2 |
| 229 | #define CLK_SSUSB_SYS_EN 3 |
| 230 | #define CLK_SSUSB_MCU_EN 4 |
| 231 | #define CLK_SSUSB_DMA_EN 5 |
| 232 | #define CLK_SSUSB_NR_CLK 6 |
| 233 | |
| 234 | /* PCIESYS */ |
| 235 | |
| 236 | #define CLK_PCIE_P1_AUX_EN 0 |
| 237 | #define CLK_PCIE_P1_OBFF_EN 1 |
| 238 | #define CLK_PCIE_P1_AHB_EN 2 |
| 239 | #define CLK_PCIE_P1_AXI_EN 3 |
| 240 | #define CLK_PCIE_P1_MAC_EN 4 |
| 241 | #define CLK_PCIE_P1_PIPE_EN 5 |
| 242 | #define CLK_PCIE_P0_AUX_EN 6 |
| 243 | #define CLK_PCIE_P0_OBFF_EN 7 |
| 244 | #define CLK_PCIE_P0_AHB_EN 8 |
| 245 | #define CLK_PCIE_P0_AXI_EN 9 |
| 246 | #define CLK_PCIE_P0_MAC_EN 10 |
| 247 | #define CLK_PCIE_P0_PIPE_EN 11 |
| 248 | #define CLK_SATA_AHB_EN 12 |
| 249 | #define CLK_SATA_AXI_EN 13 |
| 250 | #define CLK_SATA_ASIC_EN 14 |
| 251 | #define CLK_SATA_RBC_EN 15 |
| 252 | #define CLK_SATA_PM_EN 16 |
| 253 | #define CLK_PCIE_NR_CLK 17 |
| 254 | |
| 255 | /* ETHSYS */ |
| 256 | |
| 257 | #define CLK_ETH_HSDMA_EN 0 |
| 258 | #define CLK_ETH_ESW_EN 1 |
| 259 | #define CLK_ETH_GP2_EN 2 |
| 260 | #define CLK_ETH_GP1_EN 3 |
| 261 | #define CLK_ETH_GP0_EN 4 |
| 262 | |
| 263 | /* SGMIISYS */ |
| 264 | |
| 265 | #define CLK_SGMII_TX250M_EN 0 |
| 266 | #define CLK_SGMII_RX250M_EN 1 |
| 267 | #define CLK_SGMII_CDR_REF 2 |
| 268 | #define CLK_SGMII_CDR_FB 3 |
| 269 | |
| 270 | #endif /* _DT_BINDINGS_CLK_MT7622_H */ |