blob: 604f9c3ff99cc91c6e71d9209d05266f6599182c [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +02002/*
3 * Qualcomm SDHCI driver - SD/eMMC controller
4 *
5 * (C) Copyright 2015 Mateusz Kulikowski <mateusz.kulikowski@gmail.com>
6 *
7 * Based on Linux driver
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +02008 */
9
10#include <common.h>
11#include <clk.h>
12#include <dm.h>
Simon Glass9bc15642020-02-03 07:36:16 -070013#include <malloc.h>
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +020014#include <sdhci.h>
15#include <wait_bit.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060016#include <asm/global_data.h>
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +020017#include <asm/io.h>
18#include <linux/bitops.h>
19
20/* Non-standard registers needed for SDHCI startup */
21#define SDCC_MCI_POWER 0x0
22#define SDCC_MCI_POWER_SW_RST BIT(7)
23
24/* This is undocumented register */
Sumit Garg1e2dc032022-07-12 12:42:09 +053025#define SDCC_MCI_VERSION 0x50
26#define SDCC_V5_VERSION 0x318
27
28#define SDCC_VERSION_MAJOR_SHIFT 28
29#define SDCC_VERSION_MAJOR_MASK (0xf << SDCC_VERSION_MAJOR_SHIFT)
30#define SDCC_VERSION_MINOR_MASK 0xff
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +020031
32#define SDCC_MCI_STATUS2 0x6C
33#define SDCC_MCI_STATUS2_MCI_ACT 0x1
34#define SDCC_MCI_HC_MODE 0x78
35
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +020036/* Non standard (?) SDHCI register */
37#define SDHCI_VENDOR_SPEC_CAPABILITIES0 0x11c
38
Simon Glass8ef07652016-06-12 23:30:29 -060039struct msm_sdhc_plat {
40 struct mmc_config cfg;
41 struct mmc mmc;
42};
43
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +020044struct msm_sdhc {
45 struct sdhci_host host;
46 void *base;
47};
48
Sumit Garg1e2dc032022-07-12 12:42:09 +053049struct msm_sdhc_variant_info {
50 bool mci_removed;
51};
52
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +020053DECLARE_GLOBAL_DATA_PTR;
54
55static int msm_sdc_clk_init(struct udevice *dev)
56{
Simon Glassdd79d6e2017-01-17 16:52:55 -070057 int node = dev_of_offset(dev);
58 uint clk_rate = fdtdec_get_uint(gd->fdt_blob, node, "clock-frequency",
59 400000);
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +020060 uint clkd[2]; /* clk_id and clk_no */
61 int clk_offset;
Stephen Warrena9622432016-06-17 09:44:00 -060062 struct udevice *clk_dev;
63 struct clk clk;
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +020064 int ret;
65
Simon Glassdd79d6e2017-01-17 16:52:55 -070066 ret = fdtdec_get_int_array(gd->fdt_blob, node, "clock", clkd, 2);
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +020067 if (ret)
68 return ret;
69
70 clk_offset = fdt_node_offset_by_phandle(gd->fdt_blob, clkd[0]);
71 if (clk_offset < 0)
72 return clk_offset;
73
Stephen Warrena9622432016-06-17 09:44:00 -060074 ret = uclass_get_device_by_of_offset(UCLASS_CLK, clk_offset, &clk_dev);
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +020075 if (ret)
76 return ret;
77
Stephen Warrena9622432016-06-17 09:44:00 -060078 clk.id = clkd[1];
79 ret = clk_request(clk_dev, &clk);
80 if (ret < 0)
81 return ret;
82
83 ret = clk_set_rate(&clk, clk_rate);
84 clk_free(&clk);
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +020085 if (ret < 0)
86 return ret;
87
88 return 0;
89}
90
Sumit Garg1e2dc032022-07-12 12:42:09 +053091static int msm_sdc_mci_init(struct msm_sdhc *prv)
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +020092{
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +020093 /* Reset the core and Enable SDHC mode */
94 writel(readl(prv->base + SDCC_MCI_POWER) | SDCC_MCI_POWER_SW_RST,
95 prv->base + SDCC_MCI_POWER);
96
97
98 /* Wait for reset to be written to register */
Álvaro Fernández Rojas918de032018-01-23 17:14:55 +010099 if (wait_for_bit_le32(prv->base + SDCC_MCI_STATUS2,
100 SDCC_MCI_STATUS2_MCI_ACT, false, 10, false)) {
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200101 printf("msm_sdhci: reset request failed\n");
102 return -EIO;
103 }
104
105 /* SW reset can take upto 10HCLK + 15MCLK cycles. (min 40us) */
Álvaro Fernández Rojas918de032018-01-23 17:14:55 +0100106 if (wait_for_bit_le32(prv->base + SDCC_MCI_POWER,
107 SDCC_MCI_POWER_SW_RST, false, 2, false)) {
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200108 printf("msm_sdhci: stuck in reset\n");
109 return -ETIMEDOUT;
110 }
111
112 /* Enable host-controller mode */
113 writel(1, prv->base + SDCC_MCI_HC_MODE);
114
Sumit Garg1e2dc032022-07-12 12:42:09 +0530115 return 0;
116}
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200117
Sumit Garg1e2dc032022-07-12 12:42:09 +0530118static int msm_sdc_probe(struct udevice *dev)
119{
120 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
121 struct msm_sdhc_plat *plat = dev_get_plat(dev);
122 struct msm_sdhc *prv = dev_get_priv(dev);
123 const struct msm_sdhc_variant_info *var_info;
124 struct sdhci_host *host = &prv->host;
125 u32 core_version, core_minor, core_major;
126 u32 caps;
127 int ret;
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200128
Sumit Garg1e2dc032022-07-12 12:42:09 +0530129 host->quirks = SDHCI_QUIRK_WAIT_SEND_CMD | SDHCI_QUIRK_BROKEN_R1B;
130
131 host->max_clk = 0;
132
133 /* Init clocks */
134 ret = msm_sdc_clk_init(dev);
135 if (ret)
136 return ret;
137
138 var_info = (void *)dev_get_driver_data(dev);
139 if (!var_info->mci_removed) {
140 ret = msm_sdc_mci_init(prv);
141 if (ret)
142 return ret;
143 }
144
145 if (!var_info->mci_removed)
146 core_version = readl(prv->base + SDCC_MCI_VERSION);
147 else
148 core_version = readl(host->ioaddr + SDCC_V5_VERSION);
149
150 core_major = (core_version & SDCC_VERSION_MAJOR_MASK);
151 core_major >>= SDCC_VERSION_MAJOR_SHIFT;
152
153 core_minor = core_version & SDCC_VERSION_MINOR_MASK;
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200154
155 /*
156 * Support for some capabilities is not advertised by newer
157 * controller versions and must be explicitly enabled.
158 */
159 if (core_major >= 1 && core_minor != 0x11 && core_minor != 0x12) {
Simon Glass8ef07652016-06-12 23:30:29 -0600160 caps = readl(host->ioaddr + SDHCI_CAPABILITIES);
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200161 caps |= SDHCI_CAN_VDD_300 | SDHCI_CAN_DO_8BIT;
162 writel(caps, host->ioaddr + SDHCI_VENDOR_SPEC_CAPABILITIES0);
163 }
164
Manivannan Sadhasivam6b36ab52020-07-16 14:37:26 +0530165 ret = mmc_of_parse(dev, &plat->cfg);
166 if (ret)
167 return ret;
168
Simon Glass8ef07652016-06-12 23:30:29 -0600169 host->mmc = &plat->mmc;
Peng Fanf92f7b62019-08-06 02:47:53 +0000170 host->mmc->dev = dev;
171 ret = sdhci_setup_cfg(&plat->cfg, host, 0, 0);
Mateusz Kulikowskic012e572016-06-26 22:43:55 +0200172 if (ret)
173 return ret;
Simon Glass8ef07652016-06-12 23:30:29 -0600174 host->mmc->priv = &prv->host;
Simon Glass8ef07652016-06-12 23:30:29 -0600175 upriv->mmc = host->mmc;
Mateusz Kulikowskic012e572016-06-26 22:43:55 +0200176
Simon Glass8ef07652016-06-12 23:30:29 -0600177 return sdhci_probe(dev);
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200178}
179
180static int msm_sdc_remove(struct udevice *dev)
181{
182 struct msm_sdhc *priv = dev_get_priv(dev);
Sumit Garg1e2dc032022-07-12 12:42:09 +0530183 const struct msm_sdhc_variant_info *var_info;
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200184
Sumit Garg1e2dc032022-07-12 12:42:09 +0530185 var_info = (void *)dev_get_driver_data(dev);
186
187 /* Disable host-controller mode */
188 if (!var_info->mci_removed)
189 writel(0, priv->base + SDCC_MCI_HC_MODE);
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200190
191 return 0;
192}
193
Simon Glassaad29ae2020-12-03 16:55:21 -0700194static int msm_of_to_plat(struct udevice *dev)
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200195{
196 struct udevice *parent = dev->parent;
197 struct msm_sdhc *priv = dev_get_priv(dev);
198 struct sdhci_host *host = &priv->host;
Simon Glassdd79d6e2017-01-17 16:52:55 -0700199 int node = dev_of_offset(dev);
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200200
201 host->name = strdup(dev->name);
Masahiro Yamada1096ae12020-07-17 14:36:46 +0900202 host->ioaddr = dev_read_addr_ptr(dev);
Simon Glassdd79d6e2017-01-17 16:52:55 -0700203 host->bus_width = fdtdec_get_int(gd->fdt_blob, node, "bus-width", 4);
204 host->index = fdtdec_get_uint(gd->fdt_blob, node, "index", 0);
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200205 priv->base = (void *)fdtdec_get_addr_size_auto_parent(gd->fdt_blob,
Simon Glassdd79d6e2017-01-17 16:52:55 -0700206 dev_of_offset(parent), node, "reg", 1, NULL, false);
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200207 if (priv->base == (void *)FDT_ADDR_T_NONE ||
208 host->ioaddr == (void *)FDT_ADDR_T_NONE)
209 return -EINVAL;
210
211 return 0;
212}
213
Simon Glass8ef07652016-06-12 23:30:29 -0600214static int msm_sdc_bind(struct udevice *dev)
215{
Simon Glassfa20e932020-12-03 16:55:20 -0700216 struct msm_sdhc_plat *plat = dev_get_plat(dev);
Simon Glass8ef07652016-06-12 23:30:29 -0600217
Masahiro Yamadacdb67f32016-09-06 22:17:32 +0900218 return sdhci_bind(dev, &plat->mmc, &plat->cfg);
Simon Glass8ef07652016-06-12 23:30:29 -0600219}
220
Sumit Garg1e2dc032022-07-12 12:42:09 +0530221static const struct msm_sdhc_variant_info msm_sdhc_mci_var = {
222 .mci_removed = false,
223};
224
225static const struct msm_sdhc_variant_info msm_sdhc_v5_var = {
226 .mci_removed = true,
227};
228
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200229static const struct udevice_id msm_mmc_ids[] = {
Sumit Garg1e2dc032022-07-12 12:42:09 +0530230 { .compatible = "qcom,sdhci-msm-v4", .data = (ulong)&msm_sdhc_mci_var },
231 { .compatible = "qcom,sdhci-msm-v5", .data = (ulong)&msm_sdhc_v5_var },
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200232 { }
233};
234
235U_BOOT_DRIVER(msm_sdc_drv) = {
236 .name = "msm_sdc",
237 .id = UCLASS_MMC,
238 .of_match = msm_mmc_ids,
Simon Glassaad29ae2020-12-03 16:55:21 -0700239 .of_to_plat = msm_of_to_plat,
Simon Glass8ef07652016-06-12 23:30:29 -0600240 .ops = &sdhci_ops,
Simon Glass8ef07652016-06-12 23:30:29 -0600241 .bind = msm_sdc_bind,
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200242 .probe = msm_sdc_probe,
243 .remove = msm_sdc_remove,
Simon Glass8a2b47f2020-12-03 16:55:17 -0700244 .priv_auto = sizeof(struct msm_sdhc),
Simon Glass71fa5b42020-12-03 16:55:18 -0700245 .plat_auto = sizeof(struct msm_sdhc_plat),
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200246};