blob: 811cebafe9e6a0b1fb863377c3ca39b00978a531 [file] [log] [blame]
Michal Simek6c018b92019-06-28 13:53:45 +02001// SPDX-License-Identifier: GPL-2.0
2/*
3 * dts file for Xilinx Versal a2197 RevA System Controller
4 *
5 * (C) Copyright 2019, Xilinx, Inc.
6 *
Michal Simeka8c94362023-07-10 14:35:49 +02007 * Michal Simek <michal.simek@amd.com>
Michal Simek6c018b92019-06-28 13:53:45 +02008 */
9/dts-v1/;
10
11#include "zynqmp.dtsi"
12#include "zynqmp-clk-ccf.dtsi"
13#include <dt-bindings/gpio/gpio.h>
14
15/ {
16 model = "Versal System Controller on a2197 Memory Char board RevA";
17 compatible = "xlnx,zynqmp-m-a2197-03-revA", "xlnx,zynqmp-a2197-revA",
18 "xlnx,zynqmp-a2197", "xlnx,zynqmp";
19
20 aliases {
21 ethernet0 = &gem0;
Michal Simek6c018b92019-06-28 13:53:45 +020022 i2c0 = &i2c0;
23 i2c1 = &i2c1;
24 mmc0 = &sdhci0;
25 mmc1 = &sdhci1;
Michal Simek53b145d2021-06-03 11:46:50 +020026 nvmem0 = &eeprom;
Michal Simek6c018b92019-06-28 13:53:45 +020027 rtc0 = &rtc;
28 serial0 = &uart0;
29 serial1 = &uart1;
30 serial2 = &dcc;
31 usb0 = &usb0;
32 usb1 = &usb1;
33 spi0 = &qspi;
34 };
35
36 chosen {
37 bootargs = "earlycon";
38 stdout-path = "serial0:115200n8";
Michal Simek6c018b92019-06-28 13:53:45 +020039 };
40
41 memory@0 {
42 device_type = "memory";
43 reg = <0x0 0x0 0x0 0x80000000>; /* FIXME don't know how big memory is there */
44 };
45
46 ina226-vcc-aux {
47 compatible = "iio-hwmon";
48 io-channels = <&vcc_aux 0>, <&vcc_aux 1>, <&vcc_aux 2>, <&vcc_aux 3>;
49 };
50 ina226-vcc-ram {
51 compatible = "iio-hwmon";
52 io-channels = <&vcc_ram 0>, <&vcc_ram 1>, <&vcc_ram 2>, <&vcc_ram 3>;
53 };
54 ina226-vcc1v1-lp4 {
55 compatible = "iio-hwmon";
56 io-channels = <&vcc1v1_lp4 0>, <&vcc1v1_lp4 1>, <&vcc1v1_lp4 2>, <&vcc1v1_lp4 3>;
57 };
58 ina226-vcc1v2-lp4 {
59 compatible = "iio-hwmon";
60 io-channels = <&vcc1v2_lp4 0>, <&vcc1v2_lp4 1>, <&vcc1v2_lp4 2>, <&vcc1v2_lp4 3>;
61 };
62 ina226-vdd1-1v8-lp4 {
63 compatible = "iio-hwmon";
64 io-channels = <&vdd1_1v8_lp4 0>, <&vdd1_1v8_lp4 1>, <&vdd1_1v8_lp4 2>, <&vdd1_1v8_lp4 3>;
65 };
66};
67
68&qspi {
69 status = "okay";
Michal Simekad200322023-10-23 09:21:53 +020070 num-cs = <2>;
Michal Simek6c018b92019-06-28 13:53:45 +020071 flash@0 {
72 compatible = "m25p80", "jedec,spi-nor"; /* 32MB */
Michal Simekad200322023-10-23 09:21:53 +020073 reg = <0>, <1>;
74 parallel-memories = /bits/ 64 <0x4000000 0x4000000>; /* 64MB */
Michal Simek6c018b92019-06-28 13:53:45 +020075 #address-cells = <1>;
76 #size-cells = <1>;
Amit Kumar Mahapatraa02408b2022-05-10 16:33:01 +020077 spi-tx-bus-width = <4>;
Michal Simek6c018b92019-06-28 13:53:45 +020078 spi-rx-bus-width = <4>;
79 spi-max-frequency = <108000000>;
80 };
81};
82
83&sdhci0 { /* emmc MIO 13-23 - with some settings 16GB */
84 status = "okay";
85 non-removable;
86 disable-wp;
87 bus-width = <8>;
Michal Simek3b662642020-07-22 17:42:43 +020088 xlnx,mio-bank = <0>; /* FIXME tap delay */
Michal Simek6c018b92019-06-28 13:53:45 +020089};
90
91&uart0 { /* uart0 MIO38-39 */
92 status = "okay";
Michal Simek6c018b92019-06-28 13:53:45 +020093};
94
95&uart1 { /* uart1 MIO40-41 */
96 status = "okay";
Michal Simek6c018b92019-06-28 13:53:45 +020097};
98
99&sdhci1 { /* sd1 MIO45-51 cd in place */
100 status = "disable";
101 no-1-8-v;
102 disable-wp;
Michal Simek3b662642020-07-22 17:42:43 +0200103 xlnx,mio-bank = <1>;
Michal Simek6c018b92019-06-28 13:53:45 +0200104};
105
106&gem0 {
107 status = "okay";
108 phy-handle = <&phy0>;
109 phy-mode = "sgmii";
Michal Simek0641df72023-09-22 12:35:36 +0200110 mdio: mdio {
111 #address-cells = <1>;
112 #size-cells = <0>;
113 reset-gpios = <&gpio 142 GPIO_ACTIVE_LOW>;
114 phy0: ethernet-phy@0 { /* marwell m88e1512 - SGMII */
115 reg = <0>;
116 };
Michal Simek6c018b92019-06-28 13:53:45 +0200117 };
118};
119
120&gpio {
121 status = "okay";
122 gpio-line-names = "SCLK_OUT", "MISO_MO1", "MO2", "MO3", "MOSI_MIO0", /* 0 - 4 */
123 "N_SS_OUT", "", "SYS_CTRL0", "SYS_CTRL1", "SYS_CTRL2", /* 5 - 9 */
124 "SYS_CTRL3", "SYS_CTRL4", "SYS_CTRL5", "EMMC_DAT0", "EMMC_DAT1", /* 10 - 14 */
125 "EMMC_DAT2", "EMMC_DAT3", "EMMC_DAT4", "EMMC_DAT5", "EMMC_DAT6", /* 15 - 19 */
126 "EMMC_DAT7", "EMMC_CMD", "EMMC_CLK", "EMMC_RST_B", "", /* 20 - 24 */
127 "", "RXD0_IN", "TXD0_OUT", "TXD1_OUT", "RXD1_IN", /* 25 - 29 */
128 "", "", "", "", "LP_I2C0_PMC_SCL", /* 30 - 34 */
129 "LP_I2C0_PMC_SDA", "LP_I2C1_SCL", "LP_I2C1_SDA", "UART0_RXD_IN", "UART0_TXD_OUT", /* 35 - 39 */
130 "UART1_TXD_OUT", "UART1_RXD_IN", "ETH_RESET_B", "", "", /* 40 - 44 */
131 "SD1_CD_B", "SD1_DATA0", "SD1_DATA1", "SD1_DATA2", "SD1_DATA3", /* 45 - 49 */
132 "SD1_CMD", "SD1_CLK", "USB0_CLK", "USB0_DIR", "USB0_DATA2", /* 50 - 54 */
133 "USB0_NXT", "USB0_DATA0", "USB0_DATA1", "USB0_STP", "USB0_DATA3", /* 55 - 59 */
134 "USB0_DATA4", "USB0_DATA5", "USB0_DATA6", "USB0_DATA7", "USB1_CLK", /* 60 - 64 */
135 "USB1_DIR", "USB1_DATA2", "USB1_NXT", "USB1_DATA0", "USB1_DATA1", /* 65 - 69 */
136 "USB1_STP", "USB1_DATA3", "USB1_DATA4", "USB1_DATA5", "USB1_DATA6", /* 70 - 74 */
137 "USB1_DATA7", "ETH_MDC", "ETH_MDIO", /* 75 - 77, MIO end and EMIO start */
138 "", "", "", "", "", /* 78 - 79 */
139 "", "", "", "", "", /* 80 - 84 */
140 "", "", "", "", "", /* 85 -89 */
141 "", "", "", "", "", /* 90 - 94 */
142 "", "", "", "", "", /* 95 - 99 */
143 "", "", "", "", "", /* 100 - 104 */
144 "", "", "", "", "", /* 105 - 109 */
145 "", "", "", "", "", /* 110 - 114 */
146 "", "", "", "", "", /* 115 - 119 */
147 "", "", "", "", "", /* 120 - 124 */
148 "", "", "", "", "", /* 125 - 129 */
149 "", "", "", "", "", /* 130 - 134 */
150 "", "", "", "", "", /* 135 - 139 */
151 "", "", "", "", "", /* 140 - 144 */
152 "", "", "", "", "", /* 145 - 149 */
153 "", "", "", "", "", /* 150 - 154 */
154 "", "", "", "", "", /* 155 - 159 */
155 "", "", "", "", "", /* 160 - 164 */
156 "", "", "", "", "", /* 165 - 169 */
Michal Simekfdf3fc62023-07-10 14:37:31 +0200157 "", "", "", ""; /* 170 - 173 */
Michal Simek6c018b92019-06-28 13:53:45 +0200158};
159
160&i2c0 { /* MIO 34-35 - can't stay here */
161 status = "okay";
162 clock-frequency = <400000>;
163 i2c-mux@74 { /* u46 */
164 compatible = "nxp,pca9548";
165 #address-cells = <1>;
166 #size-cells = <0>;
167 reg = <0x74>;
168 /* FIXME reset connected to SYSCTRL_IIC_MUX0_RESET */
169 i2c@0 { /* PMBUS must be enabled via SW21 */
170 #address-cells = <1>;
171 #size-cells = <0>;
172 reg = <0>;
173 reg_vcc1v2_lp4: tps544@15 { /* u97 */
174 compatible = "ti,tps544b25";
175 reg = <0x15>;
176 };
177 reg_vcc1v1_lp4: tps544@16 { /* u95 */
178 compatible = "ti,tps544b25";
179 reg = <0x16>;
180 };
181 reg_vdd1_1v8_lp4: tps544@17 { /* u99 */
182 compatible = "ti,tps544b25";
183 reg = <0x17>;
184 };
185 /* UTIL_PMBUS connection */
186 reg_vcc1v8: tps544@13 { /* u92 */
187 compatible = "ti,tps544b25";
188 reg = <0x13>;
189 };
190 reg_vcc3v3: tps544@14 { /* u93 */
191 compatible = "ti,tps544b25";
192 reg = <0x14>;
193 };
194 reg_vcc5v0: tps544@1e { /* u94 */
195 compatible = "ti,tps544b25";
196 reg = <0x1e>;
197 };
Michal Simek983c4a42022-06-15 11:56:56 +0200198 reg_vcc1v2_ddr4: tps544@18 { /* u3022 */
Michal Simek6c018b92019-06-28 13:53:45 +0200199 compatible = "ti,tps544b25";
Michal Simek983c4a42022-06-15 11:56:56 +0200200 reg = <0x18>;
Michal Simek6c018b92019-06-28 13:53:45 +0200201 };
202 };
203 i2c@1 { /* PMBUS_INA226 */
204 #address-cells = <1>;
205 #size-cells = <0>;
206 reg = <1>;
207 vcc_aux: ina226@42 { /* u86 */
208 compatible = "ti,ina226";
209 #io-channel-cells = <1>;
210 label = "ina226-vcc-aux";
211 reg = <0x42>;
212 shunt-resistor = <5000>;
213 };
214 vcc_ram: ina226@43 { /* u81 */
215 compatible = "ti,ina226";
216 #io-channel-cells = <1>;
217 label = "ina226-vcc-ram";
218 reg = <0x43>;
219 shunt-resistor = <5000>;
220 };
221 vcc1v1_lp4: ina226@46 { /* u96 */
222 compatible = "ti,ina226";
223 #io-channel-cells = <1>;
224 label = "ina226-vcc1v1-lp4";
225 reg = <0x46>;
226 shunt-resistor = <5000>;
227 };
228 vcc1v2_lp4: ina226@47 { /* u98 */
229 compatible = "ti,ina226";
230 #io-channel-cells = <1>;
231 label = "ina226-vcc1v2-lp4";
232 reg = <0x47>;
233 shunt-resistor = <5000>;
234 };
235 vdd1_1v8_lp4: ina226@48 { /* u100 */
236 compatible = "ti,ina226";
237 #io-channel-cells = <1>;
238 label = "ina226-vdd1-1v8-lp4";
239 reg = <0x48>;
240 shunt-resistor = <5000>;
241 };
242 };
243 i2c@2 { /* PMBUS1 */
244 #address-cells = <1>;
245 #size-cells = <0>;
246 reg = <2>;
Michal Simekb6964242022-06-15 11:56:55 +0200247 reg_vccint: tps53681@60 { /* u69 - 0xc0 */
Michal Simek6c018b92019-06-28 13:53:45 +0200248 compatible = "ti,tps53681", "ti,tps53679";
Michal Simekb6964242022-06-15 11:56:55 +0200249 reg = <0x60>;
Michal Simek6c018b92019-06-28 13:53:45 +0200250 };
251 reg_vcc_pmc: tps544@7 { /* u80 */
252 compatible = "ti,tps544b25";
253 reg = <0x7>;
254 };
255 reg_vcc_ram: tps544@8 { /* u82 */
256 compatible = "ti,tps544b25";
257 reg = <0x8>;
258 };
259 reg_vcc_pslp: tps544@9 { /* u83 */
260 compatible = "ti,tps544b25";
261 reg = <0x9>;
262 };
263 reg_vcc_psfp: tps544@a { /* u84 */
264 compatible = "ti,tps544b25";
265 reg = <0xa>;
266 };
267 reg_vccaux: tps544@d { /* u85 */
268 compatible = "ti,tps544b25";
269 reg = <0xd>;
270 };
271 reg_vccaux_pmc: tps544@e { /* u87 */
272 compatible = "ti,tps544b25";
273 reg = <0xe>;
274 };
275 reg_vcco_500: tps544@f { /* u88 */
276 compatible = "ti,tps544b25";
277 reg = <0xf>;
278 };
279 reg_vcco_501: tps544@10 { /* u89 */
280 compatible = "ti,tps544b25";
281 reg = <0x10>;
282 };
283 reg_vcco_502: tps544@11 { /* u90 */
284 compatible = "ti,tps544b25";
285 reg = <0x11>;
286 };
287 reg_vcco_503: tps544@12 { /* u91 */
288 compatible = "ti,tps544b25";
289 reg = <0x12>;
290 };
291 };
292 i2c@3 { /* MEM PMBUS - FIXME bug in schematics */
293 #address-cells = <1>;
294 #size-cells = <0>;
295 /* reg = <3>; */
296 };
297 i2c@4 { /* LP_I2C_SM */
298 #address-cells = <1>;
299 #size-cells = <0>;
300 reg = <4>;
301 /* connected to U20G */
302 };
303 i2c@5 { /* DDR4_SODIMM */
304 #address-cells = <1>;
305 #size-cells = <0>;
306 reg = <5>;
307 };
308 };
309};
310
311/* TODO sysctrl via J239 */
312/* TODO samtec J212G/H via J242 */
313/* TODO teensy via U30 PCA9543A bus 1 */
314&i2c1 { /* i2c1 MIO 36-37 */
315 status = "okay";
316 clock-frequency = <400000>;
317
318 /* Must be enabled via J242 */
319 eeprom_versal: eeprom@51 { /* x-prc-01-revA u116, x-prc-02-revA u12 */
320 compatible = "atmel,24c02";
321 reg = <0x51>;
322 };
323
324 i2c-mux@74 { /* u47 */
325 compatible = "nxp,pca9548";
326 #address-cells = <1>;
327 #size-cells = <0>;
328 reg = <0x74>;
329 /* FIXME reset connected to SYSCTRL_IIC_MUX1_RESET */
330 dc_i2c: i2c@0 { /* DC_I2C */
331 #address-cells = <1>;
332 #size-cells = <0>;
333 reg = <0>;
334 /* Use for storing information about SC board */
335 eeprom: eeprom@54 { /* u51 - m24128 16kB FIXME addr */
336 compatible = "atmel,24c08";
337 reg = <0x54>;
338 };
339 si570_ref_clk: clock-generator@5d { /* u26 */
340 #clock-cells = <0>;
341 compatible = "silabs,si570";
342 reg = <0x5d>; /* FIXME addr */
343 temperature-stability = <50>;
Michal Simekf86d2b52021-03-09 12:43:42 +0100344 factory-fout = <33333333>;
Michal Simek6c018b92019-06-28 13:53:45 +0200345 clock-frequency = <33333333>;
346 clock-output-names = "REF_CLK"; /* FIXME */
Michal Simekf86d2b52021-03-09 12:43:42 +0100347 silabs,skip-recall;
Michal Simek6c018b92019-06-28 13:53:45 +0200348 };
349 /* Connection via Samtec U20D */
350 /* Use for storing information about X-PRC card */
351 x_prc_eeprom: eeprom@52 { /* x-prc-01-revA u120, x-prc-02-revA u16 */
352 compatible = "atmel,24c02";
353 reg = <0x52>;
354 };
355
356 /* Use for setting up certain features on X-PRC card */
357 x_prc_tca9534: gpio@22 { /* x-prc-01-revA u121, x-prc-02-revA u17 */
358 compatible = "nxp,pca9534";
359 reg = <0x22>;
360 gpio-controller; /* IRQ not connected */
361 #gpio-cells = <2>;
362 gpio-line-names = "sw4_1", "sw4_2", "sw4_3", "sw4_4",
363 "", "", "", "";
Michal Simekc8288e32023-09-27 11:57:48 +0200364 gtr-sel0 {
Michal Simek6c018b92019-06-28 13:53:45 +0200365 gpio-hog;
366 gpios = <0 0>;
367 input; /* FIXME add meaning */
368 line-name = "sw4_1";
369 };
Michal Simekc8288e32023-09-27 11:57:48 +0200370 gtr-sel1 {
Michal Simek6c018b92019-06-28 13:53:45 +0200371 gpio-hog;
372 gpios = <1 0>;
373 input; /* FIXME add meaning */
374 line-name = "sw4_2";
375 };
Michal Simekc8288e32023-09-27 11:57:48 +0200376 gtr-sel2 {
Michal Simek6c018b92019-06-28 13:53:45 +0200377 gpio-hog;
378 gpios = <2 0>;
379 input; /* FIXME add meaning */
380 line-name = "sw4_3";
381 };
Michal Simekc8288e32023-09-27 11:57:48 +0200382 gtr-sel3 {
Michal Simek6c018b92019-06-28 13:53:45 +0200383 gpio-hog;
384 gpios = <3 0>;
385 input; /* FIXME add meaning */
386 line-name = "sw4_4";
387 };
388 };
389 };
390 i2c@2 { /* C0_DDR4 */
391 #address-cells = <1>;
392 #size-cells = <0>;
393 reg = <2>;
394 si570_c0_ddr4: clock-generator@55 { /* u4 */
395 #clock-cells = <0>;
396 compatible = "silabs,si570";
397 reg = <0x55>;
398 temperature-stability = <50>;
399 factory-fout = <30000000>;
400 clock-frequency = <30000000>;
401 clock-output-names = "C0_DD4_SI570_CLK";
402 };
403 };
404 i2c@3 { /* C1_SODIMM */
405 #address-cells = <1>;
406 #size-cells = <0>;
407 reg = <3>;
408 si570_c1_lp4: clock-generator@55 { /* u7 */
409 #clock-cells = <0>;
410 compatible = "silabs,si570";
411 reg = <0x55>;
412 temperature-stability = <50>;
413 factory-fout = <30000000>;
414 clock-frequency = <30000000>;
415 clock-output-names = "C1_SODIMM_SI570_CLK";
416 };
417 };
418 i2c@4 { /* C2_QDRIV */
419 #address-cells = <1>;
420 #size-cells = <0>;
421 reg = <4>;
422 si570_c2_lp4: clock-generator@55 { /* u10 */
423 #clock-cells = <0>;
424 compatible = "silabs,si570";
425 reg = <0x55>;
426 temperature-stability = <50>;
427 factory-fout = <30000000>;
428 clock-frequency = <30000000>;
429 clock-output-names = "C2_QDRIV_SI570_CLK";
430 };
431 };
432 i2c@5 { /* C3_DDR4 */
433 #address-cells = <1>;
434 #size-cells = <0>;
435 reg = <5>;
436 si570_c3_lp4: clock-generator@55 { /* u15 */
437 #clock-cells = <0>;
438 compatible = "silabs,si570";
439 reg = <0x55>;
440 temperature-stability = <50>;
441 factory-fout = <30000000>;
442 clock-frequency = <30000000>;
443 clock-output-names = "C3_LP4_SI570_CLK";
444 };
445 };
446 i2c@6 { /* HSDP_SI570 */
447 #address-cells = <1>;
448 #size-cells = <0>;
449 reg = <6>;
450 si570_hsdp: clock-generator@5d { /* u19 */
451 #clock-cells = <0>;
452 compatible = "silabs,si570";
453 reg = <0x5d>;
454 temperature-stability = <50>;
455 factory-fout = <156250000>;
456 clock-frequency = <156250000>;
457 clock-output-names = "HSDP_SI570";
458 };
459 };
460 };
461};
462
463&usb0 {
464 status = "okay";
Michal Simek6c018b92019-06-28 13:53:45 +0200465};
466
467&dwc3_0 {
468 status = "okay";
469 dr_mode = "host";
470 /* dr_mode = "peripheral"; */
471 maximum-speed = "high-speed";
472};
473
474&usb1 {
475 status = "disabled"; /* not at mem board */
Michal Simek6c018b92019-06-28 13:53:45 +0200476};
477
478&dwc3_1 {
479 /delete-property/ phy-names ;
480 /delete-property/ phys ;
481 maximum-speed = "high-speed";
482 snps,dis_u2_susphy_quirk ;
483 snps,dis_u3_susphy_quirk ;
484 status = "disabled";
485};