blob: bdc65129591e91584f20b2c169d83baa3267e79f [file] [log] [blame]
Pavel Machek5e2d70a2014-09-08 14:08:45 +02001/*
2 * Copyright (C) 2012 Altera Corporation <www.altera.com>
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
Dinh Nguyenf593acd2015-12-03 16:05:59 -06006#ifndef __CONFIG_SOCFPGA_COMMON_H__
7#define __CONFIG_SOCFPGA_COMMON_H__
Pavel Machek5e2d70a2014-09-08 14:08:45 +02008
Pavel Machek5e2d70a2014-09-08 14:08:45 +02009/* Virtual target or real hardware */
10#undef CONFIG_SOCFPGA_VIRTUAL_TARGET
11
Pavel Machek5e2d70a2014-09-08 14:08:45 +020012/*
13 * High level configuration
14 */
Marek Vasut7d6dc602014-12-30 21:29:35 +010015#define CONFIG_DISPLAY_BOARDINFO_LATE
Pavel Machek5e2d70a2014-09-08 14:08:45 +020016#define CONFIG_CLOCKS
17
Marek Vasut375d0482015-07-09 03:41:53 +020018#define CONFIG_CRC32_VERIFY
19
Pavel Machek5e2d70a2014-09-08 14:08:45 +020020#define CONFIG_SYS_BOOTMAPSZ (64 * 1024 * 1024)
21
22#define CONFIG_TIMESTAMP /* Print image info with timestamp */
23
Marek Vasut621ea082016-02-11 13:59:46 +010024/* add target to build it automatically upon "make" */
25#define CONFIG_BUILD_TARGET "u-boot-with-spl.sfp"
26
Pavel Machek5e2d70a2014-09-08 14:08:45 +020027/*
28 * Memory configurations
29 */
30#define CONFIG_NR_DRAM_BANKS 1
31#define PHYS_SDRAM_1 0x0
Marek Vasut40f1d6b2014-11-04 04:25:09 +010032#define CONFIG_SYS_MALLOC_LEN (64 * 1024 * 1024)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020033#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1
34#define CONFIG_SYS_MEMTEST_END PHYS_SDRAM_1_SIZE
Ley Foon Tan10b69642017-04-26 02:44:46 +080035#if defined(CONFIG_TARGET_SOCFPGA_GEN5)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020036#define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000
Marek Vasutffb8e7f2015-07-12 15:23:28 +020037#define CONFIG_SYS_INIT_RAM_SIZE 0x10000
Ley Foon Tan10b69642017-04-26 02:44:46 +080038#elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
39#define CONFIG_SYS_INIT_RAM_ADDR 0xFFE00000
40#define CONFIG_SYS_INIT_RAM_SIZE 0x40000 /* 256KB */
41#endif
Marek Vasutffb8e7f2015-07-12 15:23:28 +020042#define CONFIG_SYS_INIT_SP_OFFSET \
43 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
44#define CONFIG_SYS_INIT_SP_ADDR \
45 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020046
47#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
48#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
49#define CONFIG_SYS_TEXT_BASE 0x08000040
50#else
51#define CONFIG_SYS_TEXT_BASE 0x01000040
52#endif
53
54/*
55 * U-Boot general configurations
56 */
57#define CONFIG_SYS_LONGHELP
58#define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */
59#define CONFIG_SYS_PBSIZE \
60 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
61 /* Print buffer size */
62#define CONFIG_SYS_MAXARGS 32 /* Max number of command args */
63#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
64 /* Boot argument buffer size */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020065#define CONFIG_AUTO_COMPLETE /* Command auto complete */
66#define CONFIG_CMDLINE_EDITING /* Command history etc */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020067
Marek Vasut4a065842015-12-05 20:08:21 +010068#ifndef CONFIG_SYS_HOSTNAME
69#define CONFIG_SYS_HOSTNAME CONFIG_SYS_BOARD
70#endif
71
Dalon Westergreenbfd74c62017-04-13 07:30:29 -070072#define CONFIG_CMD_PXE
73#define CONFIG_MENU
74
Pavel Machek5e2d70a2014-09-08 14:08:45 +020075/*
76 * Cache
77 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020078#define CONFIG_SYS_L2_PL310
79#define CONFIG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS
80
81/*
Marek Vasutccc5c242014-09-27 01:18:29 +020082 * EPCS/EPCQx1 Serial Flash Controller
83 */
84#ifdef CONFIG_ALTERA_SPI
Marek Vasutccc5c242014-09-27 01:18:29 +020085#define CONFIG_SF_DEFAULT_SPEED 30000000
Marek Vasutccc5c242014-09-27 01:18:29 +020086/*
87 * The base address is configurable in QSys, each board must specify the
88 * base address based on it's particular FPGA configuration. Please note
89 * that the address here is incremented by 0x400 from the Base address
90 * selected in QSys, since the SPI registers are at offset +0x400.
91 * #define CONFIG_SYS_SPI_BASE 0xff240400
92 */
93#endif
94
95/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +020096 * Ethernet on SoC (EMAC)
97 */
98#if defined(CONFIG_CMD_NET) && !defined(CONFIG_SOCFPGA_VIRTUAL_TARGET)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020099#define CONFIG_DW_ALTDESCRIPTOR
100#define CONFIG_MII
101#define CONFIG_AUTONEG_TIMEOUT (15 * CONFIG_SYS_HZ)
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200102#define CONFIG_PHY_GIGE
103#endif
104
105/*
106 * FPGA Driver
107 */
Ley Foon Tan10b69642017-04-26 02:44:46 +0800108#ifdef CONFIG_TARGET_SOCFPGA_GEN5
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200109#ifdef CONFIG_CMD_FPGA
110#define CONFIG_FPGA
111#define CONFIG_FPGA_ALTERA
112#define CONFIG_FPGA_SOCFPGA
113#define CONFIG_FPGA_COUNT 1
114#endif
Ley Foon Tan10b69642017-04-26 02:44:46 +0800115#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200116/*
117 * L4 OSC1 Timer 0
118 */
119/* This timer uses eosc1, whose clock frequency is fixed at any condition. */
120#define CONFIG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS
121#define CONFIG_SYS_TIMER_COUNTS_DOWN
122#define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4)
123#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
124#define CONFIG_SYS_TIMER_RATE 2400000
125#else
126#define CONFIG_SYS_TIMER_RATE 25000000
127#endif
128
129/*
130 * L4 Watchdog
131 */
132#ifdef CONFIG_HW_WATCHDOG
133#define CONFIG_DESIGNWARE_WATCHDOG
134#define CONFIG_DW_WDT_BASE SOCFPGA_L4WD0_ADDRESS
135#define CONFIG_DW_WDT_CLOCK_KHZ 25000
Stefan Roese3bfb5912014-12-19 13:49:10 +0100136#define CONFIG_HW_WATCHDOG_TIMEOUT_MS 30000
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200137#endif
138
139/*
140 * MMC Driver
141 */
142#ifdef CONFIG_CMD_MMC
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200143#define CONFIG_BOUNCE_BUFFER
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200144/* FIXME */
145/* using smaller max blk cnt to avoid flooding the limited stack we have */
146#define CONFIG_SYS_MMC_MAX_BLK_COUNT 256 /* FIXME -- SPL only? */
147#endif
148
Stefan Roese9a468c02014-11-07 12:37:52 +0100149/*
Marek Vasut7e442d92015-12-20 04:00:46 +0100150 * NAND Support
151 */
152#ifdef CONFIG_NAND_DENALI
153#define CONFIG_SYS_MAX_NAND_DEVICE 1
154#define CONFIG_SYS_NAND_MAX_CHIPS 1
155#define CONFIG_SYS_NAND_ONFI_DETECTION
156#define CONFIG_NAND_DENALI_ECC_SIZE 512
157#define CONFIG_SYS_NAND_REGS_BASE SOCFPGA_NANDREGS_ADDRESS
158#define CONFIG_SYS_NAND_DATA_BASE SOCFPGA_NANDDATA_ADDRESS
159#define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_DATA_BASE + 0x10)
160#endif
161
162/*
Stefan Roese623a5412014-10-30 09:33:13 +0100163 * I2C support
164 */
165#define CONFIG_SYS_I2C
Stefan Roese623a5412014-10-30 09:33:13 +0100166#define CONFIG_SYS_I2C_BUS_MAX 4
167#define CONFIG_SYS_I2C_BASE SOCFPGA_I2C0_ADDRESS
168#define CONFIG_SYS_I2C_BASE1 SOCFPGA_I2C1_ADDRESS
169#define CONFIG_SYS_I2C_BASE2 SOCFPGA_I2C2_ADDRESS
170#define CONFIG_SYS_I2C_BASE3 SOCFPGA_I2C3_ADDRESS
171/* Using standard mode which the speed up to 100Kb/s */
172#define CONFIG_SYS_I2C_SPEED 100000
173#define CONFIG_SYS_I2C_SPEED1 100000
174#define CONFIG_SYS_I2C_SPEED2 100000
175#define CONFIG_SYS_I2C_SPEED3 100000
176/* Address of device when used as slave */
177#define CONFIG_SYS_I2C_SLAVE 0x02
178#define CONFIG_SYS_I2C_SLAVE1 0x02
179#define CONFIG_SYS_I2C_SLAVE2 0x02
180#define CONFIG_SYS_I2C_SLAVE3 0x02
181#ifndef __ASSEMBLY__
182/* Clock supplied to I2C controller in unit of MHz */
183unsigned int cm_get_l4_sp_clk_hz(void);
184#define IC_CLK (cm_get_l4_sp_clk_hz() / 1000000)
185#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200186
187/*
Stefan Roese9a468c02014-11-07 12:37:52 +0100188 * QSPI support
189 */
Stefan Roese9a468c02014-11-07 12:37:52 +0100190/* Enable multiple SPI NOR flash manufacturers */
Marek Vasutddcd2bf2015-07-21 16:17:39 +0200191#ifndef CONFIG_SPL_BUILD
Stefan Roese9a468c02014-11-07 12:37:52 +0100192#define CONFIG_SPI_FLASH_MTD
Marek Vasut46378db2015-07-24 06:15:14 +0200193#define CONFIG_CMD_MTDPARTS
194#define CONFIG_MTD_DEVICE
195#define CONFIG_MTD_PARTITIONS
Chin Liang See6f02ac42015-12-21 23:01:51 +0800196#define MTDIDS_DEFAULT "nor0=ff705000.spi.0"
Marek Vasutddcd2bf2015-07-21 16:17:39 +0200197#endif
Stefan Roese9a468c02014-11-07 12:37:52 +0100198/* QSPI reference clock */
199#ifndef __ASSEMBLY__
200unsigned int cm_get_qspi_controller_clk_hz(void);
201#define CONFIG_CQSPI_REF_CLK cm_get_qspi_controller_clk_hz()
202#endif
203#define CONFIG_CQSPI_DECODER 0
Vignesh R4f06bf22016-12-21 10:42:32 +0530204#define CONFIG_BOUNCE_BUFFER
Stefan Roese9a468c02014-11-07 12:37:52 +0100205
Marek Vasutcabc3b42015-08-19 23:23:53 +0200206/*
207 * Designware SPI support
208 */
Stefan Roese8dc115b2014-11-07 13:50:34 +0100209
Stefan Roese9a468c02014-11-07 12:37:52 +0100210/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200211 * Serial Driver
212 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200213#define CONFIG_SYS_NS16550_SERIAL
214#define CONFIG_SYS_NS16550_REG_SIZE -4
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200215#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
216#define CONFIG_SYS_NS16550_CLK 1000000
Ley Foon Tan10b69642017-04-26 02:44:46 +0800217#elif defined(CONFIG_TARGET_SOCFPGA_GEN5)
218#define CONFIG_SYS_NS16550_COM1 SOCFPGA_UART0_ADDRESS
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200219#define CONFIG_SYS_NS16550_CLK 100000000
Ley Foon Tan10b69642017-04-26 02:44:46 +0800220#elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
221#define CONFIG_SYS_NS16550_COM1 SOCFPGA_UART1_ADDRESS
222#define CONFIG_SYS_NS16550_CLK 50000000
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200223#endif
224#define CONFIG_CONS_INDEX 1
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200225
226/*
Marek Vasut9f193122014-10-24 23:34:25 +0200227 * USB
228 */
229#ifdef CONFIG_CMD_USB
230#define CONFIG_USB_DWC2
Marek Vasut9f193122014-10-24 23:34:25 +0200231#endif
232
233/*
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100234 * USB Gadget (DFU, UMS)
235 */
236#if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE)
Paul Kocialkowski045d6052015-06-12 19:56:58 +0200237#define CONFIG_USB_FUNCTION_MASS_STORAGE
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100238
Marek Vasut4bd64e82016-10-29 21:15:56 +0200239#define CONFIG_SYS_DFU_DATA_BUF_SIZE (16 * 1024 * 1024)
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100240#define DFU_DEFAULT_POLL_TIMEOUT 300
241
242/* USB IDs */
Sam Protsenkob706ffd2016-04-13 14:20:30 +0300243#define CONFIG_G_DNL_UMS_VENDOR_NUM 0x0525
244#define CONFIG_G_DNL_UMS_PRODUCT_NUM 0xA4A5
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100245#endif
246
247/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200248 * U-Boot environment
249 */
Stefan Roesec0c00982016-03-03 16:57:38 +0100250#if !defined(CONFIG_ENV_SIZE)
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700251#define CONFIG_ENV_SIZE (8 * 1024)
Stefan Roesec0c00982016-03-03 16:57:38 +0100252#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200253
Chin Liang Seefb73f6d2015-12-21 21:02:45 +0800254/* Environment for SDMMC boot */
255#if defined(CONFIG_ENV_IS_IN_MMC) && !defined(CONFIG_ENV_OFFSET)
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700256#define CONFIG_SYS_MMC_ENV_DEV 0 /* device 0 */
257#define CONFIG_ENV_OFFSET (34 * 512) /* just after the GPT */
Chin Liang Seefb73f6d2015-12-21 21:02:45 +0800258#endif
259
Chin Liang See713e5b12016-02-24 16:50:22 +0800260/* Environment for QSPI boot */
261#if defined(CONFIG_ENV_IS_IN_SPI_FLASH) && !defined(CONFIG_ENV_OFFSET)
262#define CONFIG_ENV_OFFSET 0x00100000
263#define CONFIG_ENV_SECT_SIZE (64 * 1024)
264#endif
265
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200266/*
Chin Liang See6f02ac42015-12-21 23:01:51 +0800267 * mtd partitioning for serial NOR flash
268 *
269 * device nor0 <ff705000.spi.0>, # parts = 6
270 * #: name size offset mask_flags
271 * 0: u-boot 0x00100000 0x00000000 0
272 * 1: env1 0x00040000 0x00100000 0
273 * 2: env2 0x00040000 0x00140000 0
274 * 3: UBI 0x03e80000 0x00180000 0
275 * 4: boot 0x00e80000 0x00180000 0
276 * 5: rootfs 0x01000000 0x01000000 0
277 *
278 */
279#if defined(CONFIG_CMD_SF) && !defined(MTDPARTS_DEFAULT)
280#define MTDPARTS_DEFAULT "mtdparts=ff705000.spi.0:"\
281 "1m(u-boot)," \
282 "256k(env1)," \
283 "256k(env2)," \
284 "14848k(boot)," \
285 "16m(rootfs)," \
286 "-@1536k(UBI)\0"
287#endif
288
Chin Liang Seed245dfc2015-12-22 15:32:26 +0800289/* UBI and UBIFS support */
290#if defined(CONFIG_CMD_SF) || defined(CONFIG_CMD_NAND)
Chin Liang Seed245dfc2015-12-22 15:32:26 +0800291#define CONFIG_CMD_UBIFS
292#define CONFIG_RBTREE
293#define CONFIG_LZO
294#endif
295
Chin Liang See6f02ac42015-12-21 23:01:51 +0800296/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200297 * SPL
Marek Vasutea0123c2014-10-16 12:25:40 +0200298 *
299 * SRAM Memory layout:
300 *
301 * 0xFFFF_0000 ...... Start of SRAM
302 * 0xFFFF_xxxx ...... Top of stack (grows down)
303 * 0xFFFF_yyyy ...... Malloc area
304 * 0xFFFF_zzzz ...... Global Data
305 * 0xFFFF_FF00 ...... End of SRAM
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200306 */
307#define CONFIG_SPL_FRAMEWORK
Marek Vasutea0123c2014-10-16 12:25:40 +0200308#define CONFIG_SPL_TEXT_BASE CONFIG_SYS_INIT_RAM_ADDR
Ley Foon Tan10b69642017-04-26 02:44:46 +0800309#define CONFIG_SPL_MAX_SIZE CONFIG_SYS_INIT_RAM_SIZE
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200310
Marek Vasut1029caf2015-07-10 00:04:23 +0200311/* SPL SDMMC boot support */
312#ifdef CONFIG_SPL_MMC_SUPPORT
313#if defined(CONFIG_SPL_FAT_SUPPORT) || defined(CONFIG_SPL_EXT_SUPPORT)
Marek Vasut1029caf2015-07-10 00:04:23 +0200314#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot-dtb.img"
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700315#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
316#endif
317#else
318#ifndef CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION
319#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION 1
Marek Vasut1029caf2015-07-10 00:04:23 +0200320#endif
321#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200322
Marek Vasutcadf2f92015-07-21 07:50:03 +0200323/* SPL QSPI boot support */
324#ifdef CONFIG_SPL_SPI_SUPPORT
Marek Vasutcadf2f92015-07-21 07:50:03 +0200325#define CONFIG_SPL_SPI_LOAD
326#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x40000
327#endif
328
Marek Vasut7e442d92015-12-20 04:00:46 +0100329/* SPL NAND boot support */
330#ifdef CONFIG_SPL_NAND_SUPPORT
331#define CONFIG_SYS_NAND_USE_FLASH_BBT
332#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
333#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
334#endif
335
Dinh Nguyen757774a2015-03-30 17:01:12 -0500336/*
337 * Stack setup
338 */
339#define CONFIG_SPL_STACK CONFIG_SYS_INIT_SP_ADDR
340
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700341/* Extra Environment */
342#ifndef CONFIG_SPL_BUILD
343#include <config_distro_defaults.h>
344
345#ifdef CONFIG_CMD_PXE
346#define BOOT_TARGET_DEVICES_PXE(func) func(PXE, pxe, na)
347#else
348#define BOOT_TARGET_DEVICES_PXE(func)
349#endif
350
351#ifdef CONFIG_CMD_MMC
352#define BOOT_TARGET_DEVICES_MMC(func) func(MMC, mmc, 0)
353#else
354#define BOOT_TARGET_DEVICES_MMC(func)
355#endif
356
357#define BOOT_TARGET_DEVICES(func) \
358 BOOT_TARGET_DEVICES_MMC(func) \
359 BOOT_TARGET_DEVICES_PXE(func) \
360 func(DHCP, dhcp, na)
361
362#include <config_distro_bootcmd.h>
363
364#ifndef CONFIG_EXTRA_ENV_SETTINGS
365#define CONFIG_EXTRA_ENV_SETTINGS \
366 "fdtfile=" CONFIG_DEFAULT_FDT_FILE "\0" \
367 "bootm_size=0xa000000\0" \
368 "kernel_addr_r="__stringify(CONFIG_SYS_LOAD_ADDR)"\0" \
369 "fdt_addr_r=0x02000000\0" \
370 "scriptaddr=0x02100000\0" \
371 "pxefile_addr_r=0x02200000\0" \
372 "ramdisk_addr_r=0x02300000\0" \
373 BOOTENV
374
375#endif
376#endif
377
Dinh Nguyenf593acd2015-12-03 16:05:59 -0600378#endif /* __CONFIG_SOCFPGA_COMMON_H__ */