blob: 7274b2d4fe7c653bae5cbcdce4f524db439b6345 [file] [log] [blame]
stroese9c9acf12003-05-23 11:28:55 +00001/*
Stefan Roese3e1f1b32005-08-01 16:49:12 +02002 * (C) Copyright 2000-2005
stroese9c9acf12003-05-23 11:28:55 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
stroese9c9acf12003-05-23 11:28:55 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
stroese9c9acf12003-05-23 11:28:55 +000015/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
19
20#define CONFIG_405EP 1 /* This is a PPC405 CPU */
Stefan Roese3e1f1b32005-08-01 16:49:12 +020021#define CONFIG_BUBINGA 1 /* ...on a BUBINGA board */
stroese9c9acf12003-05-23 11:28:55 +000022
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020023#define CONFIG_SYS_TEXT_BASE 0xFFFC0000
24
Stefan Roesed4c0b702008-06-06 15:55:03 +020025/*
26 * Include common defines/options for all AMCC eval boards
27 */
28#define CONFIG_HOSTNAME bubinga
29#include "amcc-common.h"
30
stroese9c9acf12003-05-23 11:28:55 +000031#define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
32
33#define CONFIG_NO_SERIAL_EEPROM
34/*#undef CONFIG_NO_SERIAL_EEPROM*/
35/*----------------------------------------------------------------------------*/
stroese9c9acf12003-05-23 11:28:55 +000036#ifdef CONFIG_NO_SERIAL_EEPROM
37
38/*
39!-------------------------------------------------------------------------------
40! Defines for entry options.
41! Note: Because the 405EP SDRAM controller does not support ECC, ECC DIMMs that
42! are plugged in the board will be utilized as non-ECC DIMMs.
43!-------------------------------------------------------------------------------
44*/
45#define AUTO_MEMORY_CONFIG
46#define DIMM_READ_ADDR 0xAB
47#define DIMM_WRITE_ADDR 0xAA
48
49/*
50!-------------------------------------------------------------------------------
51! PLL settings for 266MHz CPU, 133MHz PLB/SDRAM, 66MHz EBC, 33MHz PCI,
52! assuming a 33MHz input clock to the 405EP from the C9531.
53!-------------------------------------------------------------------------------
54*/
55#define PLLMR0_DEFAULT PLLMR0_266_133_66
56#define PLLMR1_DEFAULT PLLMR1_266_133_66
57
58#endif
59/*----------------------------------------------------------------------------*/
stroese9c9acf12003-05-23 11:28:55 +000060
Stefan Roese3e1f1b32005-08-01 16:49:12 +020061/*
62 * Define here the location of the environment variables (FLASH or NVRAM).
63 * Note: DENX encourages to use redundant environment in FLASH. NVRAM is only
64 * supported for backward compatibility.
65 */
66#if 1
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +020067#define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
stroese9c9acf12003-05-23 11:28:55 +000068#else
Jean-Christophe PLAGNIOL-VILLARDfdb79c32008-09-10 22:47:59 +020069#define CONFIG_ENV_IS_IN_NVRAM 1 /* use NVRAM for environment vars */
stroese9c9acf12003-05-23 11:28:55 +000070#endif
71
Stefan Roesed4c0b702008-06-06 15:55:03 +020072/*
73 * Default environment variables
74 */
Stefan Roese3e1f1b32005-08-01 16:49:12 +020075#define CONFIG_EXTRA_ENV_SETTINGS \
Stefan Roesed4c0b702008-06-06 15:55:03 +020076 CONFIG_AMCC_DEF_ENV \
77 CONFIG_AMCC_DEF_ENV_PPC \
78 CONFIG_AMCC_DEF_ENV_NOR_UPD \
Stefan Roese3e1f1b32005-08-01 16:49:12 +020079 "kernel_addr=fff80000\0" \
80 "ramdisk_addr=fff90000\0" \
Stefan Roese3e1f1b32005-08-01 16:49:12 +020081 ""
Stefan Roese3e1f1b32005-08-01 16:49:12 +020082
stroese9c9acf12003-05-23 11:28:55 +000083#define CONFIG_PHY_ADDR 1 /* PHY address */
Stefan Roesea98dfe62008-05-08 11:05:15 +020084#define CONFIG_HAS_ETH0
Stefan Roese00f0d962005-08-11 17:58:40 +020085#define CONFIG_HAS_ETH1
86#define CONFIG_PHY1_ADDR 2 /* EMAC1 PHY address */
Stefan Roese7f98aec2005-10-20 16:34:28 +020087
stroese9c9acf12003-05-23 11:28:55 +000088#define CONFIG_RTC_DS174x 1 /* use DS1743 RTC in Bubinga */
89
Jon Loeligere54e77a2007-07-10 09:29:01 -050090/*
Stefan Roesed4c0b702008-06-06 15:55:03 +020091 * Commands additional to the ones defined in amcc-common.h
Jon Loeliger8262ada2007-07-04 22:31:49 -050092 */
Jon Loeliger8262ada2007-07-04 22:31:49 -050093#define CONFIG_CMD_PCI
Jon Loeliger8262ada2007-07-04 22:31:49 -050094#define CONFIG_CMD_SDRAM
Jon Loeliger8262ada2007-07-04 22:31:49 -050095
stroese9c9acf12003-05-23 11:28:55 +000096#define CONFIG_SPD_EEPROM 1 /* use SPD EEPROM for setup */
97
98/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099 * If CONFIG_SYS_EXT_SERIAL_CLOCK, then the UART divisor is 1.
100 * If CONFIG_SYS_405_UART_ERRATA_59, then UART divisor is 31.
101 * Otherwise, UART divisor is determined by CPU Clock and CONFIG_SYS_BASE_BAUD value.
stroese9c9acf12003-05-23 11:28:55 +0000102 * The Linux BASE_BAUD define should match this configuration.
103 * baseBaud = cpuClock/(uartDivisor*16)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200104 * If CONFIG_SYS_405_UART_ERRATA_59 and 200MHz CPU clock,
stroese9c9acf12003-05-23 11:28:55 +0000105 * set Linux BASE_BAUD to 403200.
106 */
Stefan Roese3ddce572010-09-20 16:05:31 +0200107#define CONFIG_CONS_INDEX 1 /* Use UART0 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200108#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */
109#undef CONFIG_SYS_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
110#define CONFIG_SYS_BASE_BAUD 691200
stroese9c9acf12003-05-23 11:28:55 +0000111
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200112/*-----------------------------------------------------------------------
113 * I2C stuff
114 *-----------------------------------------------------------------------
115 */
Dirk Eibach42b204f2013-04-25 02:40:01 +0000116#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
stroese9c9acf12003-05-23 11:28:55 +0000117
Dirk Eibach42b204f2013-04-25 02:40:01 +0000118#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } /* avoid i2c probe hangup (?) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 6 /* 24C02 requires 5ms delay */
stroese5ad6d4d2003-12-09 14:54:43 +0000120
Jon Loeliger8262ada2007-07-04 22:31:49 -0500121#if defined(CONFIG_CMD_EEPROM)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200122#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* I2C boot EEPROM (24C02W) */
123#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
stroese5ad6d4d2003-12-09 14:54:43 +0000124#endif
125
stroese9c9acf12003-05-23 11:28:55 +0000126/*-----------------------------------------------------------------------
127 * PCI stuff
128 *-----------------------------------------------------------------------
129 */
130#define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
131#define PCI_HOST_FORCE 1 /* configure as pci host */
132#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
133
Gabor Juhosb4458732013-05-30 07:06:12 +0000134#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
stroese9c9acf12003-05-23 11:28:55 +0000135#define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
wdenk57b2d802003-06-27 21:31:46 +0000136 /* resource configuration */
stroese5ad6d4d2003-12-09 14:54:43 +0000137#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
stroese9c9acf12003-05-23 11:28:55 +0000138
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200139#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
140#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
141#define CONFIG_SYS_PCI_CLASSCODE 0x0600 /* PCI Class Code: bridge/host */
142#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
143#define CONFIG_SYS_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
144#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
145#define CONFIG_SYS_PCI_PTM2LA 0x00000000 /* disabled */
146#define CONFIG_SYS_PCI_PTM2MS 0x00000000 /* disabled */
147#define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
stroese9c9acf12003-05-23 11:28:55 +0000148
149/*-----------------------------------------------------------------------
150 * External peripheral base address
151 *-----------------------------------------------------------------------
152 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200153#define CONFIG_SYS_KEY_REG_BASE_ADDR 0xF0100000
154#define CONFIG_SYS_IR_REG_BASE_ADDR 0xF0200000
155#define CONFIG_SYS_FPGA_REG_BASE_ADDR 0xF0300000
stroese9c9acf12003-05-23 11:28:55 +0000156
157/*-----------------------------------------------------------------------
158 * Start addresses for the final memory configuration
159 * (Set up by the startup code)
stroese9c9acf12003-05-23 11:28:55 +0000160 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200161#define CONFIG_SYS_SRAM_BASE 0xFFF00000
Wolfgang Denk2fc54d92010-09-10 23:04:05 +0200162#define CONFIG_SYS_SRAM_SIZE (256 << 10)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200163#define CONFIG_SYS_FLASH_BASE 0xFFF80000
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200164
stroese9c9acf12003-05-23 11:28:55 +0000165/*-----------------------------------------------------------------------
166 * FLASH organization
167 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200168#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
169#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
stroese9c9acf12003-05-23 11:28:55 +0000170
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
172#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
stroese9c9acf12003-05-23 11:28:55 +0000173
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200174#define CONFIG_SYS_FLASH_ADDR0 0x5555
175#define CONFIG_SYS_FLASH_ADDR1 0x2aaa
176#define CONFIG_SYS_FLASH_WORD_SIZE unsigned char
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200177
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200178#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200179#define CONFIG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200180#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200181#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200182
183/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200184#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
185#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200186#endif /* CONFIG_ENV_IS_IN_FLASH */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200187
stroese9c9acf12003-05-23 11:28:55 +0000188/*-----------------------------------------------------------------------
189 * NVRAM organization
190 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200191#define CONFIG_SYS_NVRAM_BASE_ADDR 0xf0000000 /* NVRAM base address */
192#define CONFIG_SYS_NVRAM_SIZE 0x1ff8 /* NVRAM size */
stroese9c9acf12003-05-23 11:28:55 +0000193
Jean-Christophe PLAGNIOL-VILLARDfdb79c32008-09-10 22:47:59 +0200194#ifdef CONFIG_ENV_IS_IN_NVRAM
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200195#define CONFIG_ENV_SIZE 0x0ff8 /* Size of Environment vars */
196#define CONFIG_ENV_ADDR \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200197 (CONFIG_SYS_NVRAM_BASE_ADDR+CONFIG_SYS_NVRAM_SIZE-CONFIG_ENV_SIZE) /* Env */
stroese9c9acf12003-05-23 11:28:55 +0000198#endif
stroese9c9acf12003-05-23 11:28:55 +0000199
200/*
201 * Init Memory Controller:
202 *
203 * BR0/1 and OR0/1 (FLASH)
204 */
205
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200206#define FLASH_BASE0_PRELIM CONFIG_SYS_FLASH_BASE /* FLASH bank #0 */
stroese9c9acf12003-05-23 11:28:55 +0000207#define FLASH_BASE1_PRELIM 0 /* FLASH bank #1 */
208
stroese9c9acf12003-05-23 11:28:55 +0000209/*-----------------------------------------------------------------------
210 * Definitions for initial stack pointer and data area (in data cache)
211 */
212/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200213#define CONFIG_SYS_TEMP_STACK_OCM 1
stroese9c9acf12003-05-23 11:28:55 +0000214
215/* On Chip Memory location */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200216#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
217#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
218#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200219#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
stroese9c9acf12003-05-23 11:28:55 +0000220
Wolfgang Denk0191e472010-10-26 14:34:52 +0200221#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200222#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
stroese9c9acf12003-05-23 11:28:55 +0000223
224/*-----------------------------------------------------------------------
225 * External Bus Controller (EBC) Setup
226 */
227
228/* Memory Bank 0 (Flash/SRAM) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200229#define CONFIG_SYS_EBC_PB0AP 0x04006000
230#define CONFIG_SYS_EBC_PB0CR 0xFFF18000 /* BAS=0xFFF,BS=1MB,BU=R/W,BW=8bit */
stroese9c9acf12003-05-23 11:28:55 +0000231
232/* Memory Bank 1 (NVRAM/RTC) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200233#define CONFIG_SYS_EBC_PB1AP 0x04041000
234#define CONFIG_SYS_EBC_PB1CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
stroese9c9acf12003-05-23 11:28:55 +0000235
236/* Memory Bank 2 (not used) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200237#define CONFIG_SYS_EBC_PB2AP 0x00000000
238#define CONFIG_SYS_EBC_PB2CR 0x00000000
stroese9c9acf12003-05-23 11:28:55 +0000239
240/* Memory Bank 2 (not used) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200241#define CONFIG_SYS_EBC_PB3AP 0x00000000
242#define CONFIG_SYS_EBC_PB3CR 0x00000000
stroese9c9acf12003-05-23 11:28:55 +0000243
244/* Memory Bank 4 (FPGA regs) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200245#define CONFIG_SYS_EBC_PB4AP 0x01815000
246#define CONFIG_SYS_EBC_PB4CR 0xF0318000 /* BAS=0xF03,BS=1MB,BU=R/W,BW=8bit */
stroese9c9acf12003-05-23 11:28:55 +0000247
248/*-----------------------------------------------------------------------
249 * Definitions for Serial Presence Detect EEPROM address
250 * (to get SDRAM settings)
251 */
252#define SPD_EEPROM_ADDRESS 0x55
253
254/*-----------------------------------------------------------------------
255 * Definitions for GPIO setup (PPC405EP specific)
256 *
257 * GPIO0[0] - External Bus Controller BLAST output
258 * GPIO0[1-9] - Instruction trace outputs
259 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
260 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs
261 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
262 * GPIO0[24-27] - UART0 control signal inputs/outputs
263 * GPIO0[28-29] - UART1 data signal input/output
264 * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
265 */
Stefan Roese8cb251a2010-09-12 06:21:37 +0200266#define CONFIG_SYS_GPIO0_OSRL 0x55555555
267#define CONFIG_SYS_GPIO0_OSRH 0x40000110
268#define CONFIG_SYS_GPIO0_ISR1L 0x00000000
269#define CONFIG_SYS_GPIO0_ISR1H 0x15555445
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200270#define CONFIG_SYS_GPIO0_TSRL 0x00000000
Stefan Roese8cb251a2010-09-12 06:21:37 +0200271#define CONFIG_SYS_GPIO0_TSRH 0x00000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200272#define CONFIG_SYS_GPIO0_TCR 0xFFFF8014
stroese9c9acf12003-05-23 11:28:55 +0000273
274/*-----------------------------------------------------------------------
275 * Some BUBINGA stuff...
276 */
277#define NVRAM_BASE 0xF0000000
278#define FPGA_REG0 0xF0300000 /* FPGA Reg 0 */
279#define FPGA_REG1 0xF0300001 /* FPGA Reg 1 */
280#define NVRVFY1 0x4f532d4f /* used to determine if state data in */
281#define NVRVFY2 0x50454e00 /* NVRAM initialized (ascii for OS-OPEN)*/
282
283#define FPGA_REG0_F_RANGE 0x80 /* SDRAM PLL freq range */
284#define FPGA_REG0_EXT_INT_DIS 0x20 /* External interface disable */
285#define FPGA_REG0_LED_MASK 0x07 /* Board LEDs DS9, DS10, and DS11 */
286#define FPGA_REG0_LED0 0x04 /* Turn on LED0 */
287#define FPGA_REG0_LED1 0x02 /* Turn on LED1 */
288#define FPGA_REG0_LED2 0x01 /* Turn on LED2 */
289
290#define FPGA_REG1_SSPEC_DIS 0x80 /* C9531 Spread Spectrum disabled */
291#define FPGA_REG1_OFFBD_PCICLK 0x40 /* Onboard PCI clock selected */
292#define FPGA_REG1_CLOCK_MASK 0x30 /* Mask for C9531 output freq select */
293#define FPGA_REG1_CLOCK_BIT_SHIFT 4
294#define FPGA_REG1_PCI_INT_ARB 0x08 /* PCI Internal arbiter selected */
295#define FPGA_REG1_PCI_FREQ 0x04 /* PCI Frequency select */
296#define FPGA_REG1_OFFB_FLASH 0x02 /* Off board flash */
297#define FPGA_REG1_SRAM_BOOT 0x01 /* SRAM at 0xFFF80000 not Flash */
298
stroese9c9acf12003-05-23 11:28:55 +0000299#endif /* __CONFIG_H */