blob: 1c59a89dbcf33f14b69b72613dda0933638108cf [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
York Sun03017032015-03-20 19:28:23 -07002/*
Yangbo Lubb32e682021-06-03 10:51:19 +08003 * Copyright 2017, 2019-2021 NXP
York Sun03017032015-03-20 19:28:23 -07004 * Copyright 2015 Freescale Semiconductor
York Sun03017032015-03-20 19:28:23 -07005 */
6
7#ifndef __LS2_QDS_H
8#define __LS2_QDS_H
9
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053010#include "ls2080a_common.h"
York Sun03017032015-03-20 19:28:23 -070011
Yuan Yao5a89cce2016-06-08 18:24:54 +080012#ifdef CONFIG_FSL_QSPI
Yuan Yao5a89cce2016-06-08 18:24:54 +080013#define CONFIG_QIXIS_I2C_ACCESS
Yuan Yao5a89cce2016-06-08 18:24:54 +080014#define CONFIG_SYS_I2C_IFDR_DIV 0x7e
15#endif
16
17#define CONFIG_SYS_I2C_FPGA_ADDR 0x66
Tom Rini8c70baa2021-12-14 13:36:40 -050018#define COUNTER_FREQUENCY_REAL (get_board_sys_clk()/4)
York Sun03017032015-03-20 19:28:23 -070019
York Sun03017032015-03-20 19:28:23 -070020#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
21#define SPD_EEPROM_ADDRESS1 0x51
22#define SPD_EEPROM_ADDRESS2 0x52
23#define SPD_EEPROM_ADDRESS3 0x53
24#define SPD_EEPROM_ADDRESS4 0x54
25#define SPD_EEPROM_ADDRESS5 0x55
26#define SPD_EEPROM_ADDRESS6 0x56 /* dummy address */
27#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
28#define CONFIG_SYS_SPD_BUS_NUM 0 /* SPD on I2C bus 0 */
29#define CONFIG_DIMM_SLOTS_PER_CTLR 2
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053030#ifdef CONFIG_SYS_FSL_HAS_DP_DDR
York Sun03017032015-03-20 19:28:23 -070031#define CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR 1
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053032#endif
York Sun03017032015-03-20 19:28:23 -070033
Tang Yuantian57894be2015-12-09 15:32:18 +080034/* SATA */
Tang Yuantian57894be2015-12-09 15:32:18 +080035
36#define CONFIG_SYS_SATA1 AHCI_BASE_ADDR1
37#define CONFIG_SYS_SATA2 AHCI_BASE_ADDR2
38
York Sun03017032015-03-20 19:28:23 -070039#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
40#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
41#define CONFIG_SYS_NOR_AMASK_EARLY IFC_AMASK(64*1024*1024)
42
43#define CONFIG_SYS_NOR0_CSPR \
44 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
45 CSPR_PORT_SIZE_16 | \
46 CSPR_MSEL_NOR | \
47 CSPR_V)
48#define CONFIG_SYS_NOR0_CSPR_EARLY \
49 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY) | \
50 CSPR_PORT_SIZE_16 | \
51 CSPR_MSEL_NOR | \
52 CSPR_V)
53#define CONFIG_SYS_NOR1_CSPR \
54 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH1_BASE_PHYS) | \
55 CSPR_PORT_SIZE_16 | \
56 CSPR_MSEL_NOR | \
57 CSPR_V)
58#define CONFIG_SYS_NOR1_CSPR_EARLY \
59 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH1_BASE_PHYS_EARLY) | \
60 CSPR_PORT_SIZE_16 | \
61 CSPR_MSEL_NOR | \
62 CSPR_V)
63#define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(12)
64#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
65 FTIM0_NOR_TEADC(0x5) | \
66 FTIM0_NOR_TEAHC(0x5))
67#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
68 FTIM1_NOR_TRAD_NOR(0x1a) |\
69 FTIM1_NOR_TSEQRAD_NOR(0x13))
70#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
71 FTIM2_NOR_TCH(0x4) | \
72 FTIM2_NOR_TWPH(0x0E) | \
73 FTIM2_NOR_TWP(0x1c))
74#define CONFIG_SYS_NOR_FTIM3 0x04000000
75#define CONFIG_SYS_IFC_CCR 0x01000000
76
Masahiro Yamada8cea9b52017-02-11 22:43:54 +090077#ifdef CONFIG_MTD_NOR_FLASH
York Sun03017032015-03-20 19:28:23 -070078#define CONFIG_SYS_FLASH_QUIET_TEST
79#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
80
York Sun03017032015-03-20 19:28:23 -070081#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
82#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
83#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
84
85#define CONFIG_SYS_FLASH_EMPTY_INFO
86#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE,\
87 CONFIG_SYS_FLASH_BASE + 0x40000000}
88#endif
89
York Sun03017032015-03-20 19:28:23 -070090#define CONFIG_SYS_NAND_MAX_ECCPOS 256
91#define CONFIG_SYS_NAND_MAX_OOBFREE 2
92
York Sun03017032015-03-20 19:28:23 -070093#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
94#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
95 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
96 | CSPR_MSEL_NAND /* MSEL = NAND */ \
97 | CSPR_V)
98#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
99
100#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
101 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
102 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
103 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
104 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
105 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
106 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
107
York Sun03017032015-03-20 19:28:23 -0700108/* ONFI NAND Flash mode0 Timing Params */
109#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
110 FTIM0_NAND_TWP(0x18) | \
111 FTIM0_NAND_TWCHT(0x07) | \
112 FTIM0_NAND_TWH(0x0a))
113#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
114 FTIM1_NAND_TWBE(0x39) | \
115 FTIM1_NAND_TRR(0x0e) | \
116 FTIM1_NAND_TRP(0x18))
117#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
118 FTIM2_NAND_TREH(0x0a) | \
119 FTIM2_NAND_TWHRE(0x1e))
120#define CONFIG_SYS_NAND_FTIM3 0x0
121
122#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
123#define CONFIG_SYS_MAX_NAND_DEVICE 1
124#define CONFIG_MTD_NAND_VERIFY_WRITE
York Sun03017032015-03-20 19:28:23 -0700125
York Sun03017032015-03-20 19:28:23 -0700126#define CONFIG_FSL_QIXIS /* use common QIXIS code */
127#define QIXIS_LBMAP_SWITCH 0x06
128#define QIXIS_LBMAP_MASK 0x0f
129#define QIXIS_LBMAP_SHIFT 0
130#define QIXIS_LBMAP_DFLTBANK 0x00
131#define QIXIS_LBMAP_ALTBANK 0x04
Scott Wood8e728cd2015-03-24 13:25:02 -0700132#define QIXIS_LBMAP_NAND 0x09
Santan Kumar1afa9002017-05-05 15:42:29 +0530133#define QIXIS_LBMAP_SD 0x00
Yuan Yao331c87c2016-06-08 18:25:00 +0800134#define QIXIS_LBMAP_QSPI 0x0f
York Sun03017032015-03-20 19:28:23 -0700135#define QIXIS_RST_CTL_RESET 0x31
136#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
137#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
138#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
Scott Wood8e728cd2015-03-24 13:25:02 -0700139#define QIXIS_RCW_SRC_NAND 0x107
Santan Kumar1afa9002017-05-05 15:42:29 +0530140#define QIXIS_RCW_SRC_SD 0x40
Yuan Yao331c87c2016-06-08 18:25:00 +0800141#define QIXIS_RCW_SRC_QSPI 0x62
York Sun03017032015-03-20 19:28:23 -0700142#define QIXIS_RST_FORCE_MEM 0x01
143
144#define CONFIG_SYS_CSPR3_EXT (0x0)
145#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
146 | CSPR_PORT_SIZE_8 \
147 | CSPR_MSEL_GPCM \
148 | CSPR_V)
149#define CONFIG_SYS_CSPR3_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
150 | CSPR_PORT_SIZE_8 \
151 | CSPR_MSEL_GPCM \
152 | CSPR_V)
153
154#define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024)
155#define CONFIG_SYS_CSOR3 CSOR_GPCM_ADM_SHIFT(12)
156/* QIXIS Timing parameters for IFC CS3 */
157#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
158 FTIM0_GPCM_TEADC(0x0e) | \
159 FTIM0_GPCM_TEAHC(0x0e))
160#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
161 FTIM1_GPCM_TRAD(0x3f))
162#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
163 FTIM2_GPCM_TCH(0xf) | \
164 FTIM2_GPCM_TWP(0x3E))
165#define CONFIG_SYS_CS3_FTIM3 0x0
166
Santan Kumar99136482017-05-05 15:42:28 +0530167#if defined(CONFIG_SPL)
168#if defined(CONFIG_NAND_BOOT)
Scott Wood8e728cd2015-03-24 13:25:02 -0700169#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
170#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR_EARLY
171#define CONFIG_SYS_CSPR1_FINAL CONFIG_SYS_NOR0_CSPR
172#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
173#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
174#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
175#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
176#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
177#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
178#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
179#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR_EARLY
180#define CONFIG_SYS_CSPR2_FINAL CONFIG_SYS_NOR1_CSPR
181#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK_EARLY
182#define CONFIG_SYS_AMASK2_FINAL CONFIG_SYS_NOR_AMASK
183#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
184#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
185#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
186#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
187#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
188#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
189#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
190#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
191#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
192#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
193#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
194#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
195#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
196
Scott Wood8e728cd2015-03-24 13:25:02 -0700197#define CONFIG_SPL_PAD_TO 0x20000
Yuan Yao5d555b92016-06-08 18:24:58 +0800198#define CONFIG_SYS_NAND_U_BOOT_SIZE (640 * 1024)
Santan Kumar99136482017-05-05 15:42:28 +0530199#endif
Scott Wood8e728cd2015-03-24 13:25:02 -0700200#else
York Sun03017032015-03-20 19:28:23 -0700201#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
202#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR_EARLY
203#define CONFIG_SYS_CSPR0_FINAL CONFIG_SYS_NOR0_CSPR
204#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
205#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
206#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
207#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
208#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
209#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
210#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
211#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR_EARLY
212#define CONFIG_SYS_CSPR1_FINAL CONFIG_SYS_NOR1_CSPR
213#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK_EARLY
214#define CONFIG_SYS_AMASK1_FINAL CONFIG_SYS_NOR_AMASK
215#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
216#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
217#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
218#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
219#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
220#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
221#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
222#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
223#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
224#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
225#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
226#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
227#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
Yuan Yao331c87c2016-06-08 18:25:00 +0800228#endif
Scott Wood8e728cd2015-03-24 13:25:02 -0700229
York Sun03017032015-03-20 19:28:23 -0700230/* Debug Server firmware */
231#define CONFIG_SYS_DEBUG_SERVER_FW_IN_NOR
232#define CONFIG_SYS_DEBUG_SERVER_FW_ADDR 0x580D00000ULL
233
York Sun03017032015-03-20 19:28:23 -0700234#define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
235
236/*
237 * I2C
238 */
239#define I2C_MUX_PCA_ADDR 0x77
240#define I2C_MUX_PCA_ADDR_PRI 0x77 /* Primary Mux*/
241
242/* I2C bus multiplexer */
243#define I2C_MUX_CH_DEFAULT 0x8
244
Haikun Wang9547c5d2015-07-03 16:51:34 +0800245/* SPI */
Yuan Yao6fc42b02016-06-08 18:24:55 +0800246
Yuan Yao86f42d72016-06-08 18:24:57 +0800247/*
248 * Verify QSPI when boot from NAND, QIXIS brdcfg9 need configure.
249 * If boot from on-board NAND, ISO1 = 1, ISO2 = 0, IBOOT = 0
250 * If boot from IFCCard NAND, ISO1 = 0, ISO2 = 0, IBOOT = 1
251 */
252#define FSL_QIXIS_BRDCFG9_QSPI 0x1
Yuan Yao6fc42b02016-06-08 18:24:55 +0800253
York Sun03017032015-03-20 19:28:23 -0700254/*
Yangbo Lud0e295d2015-03-20 19:28:31 -0700255 * MMC
256 */
257#ifdef CONFIG_MMC
258#define CONFIG_ESDHC_DETECT_QUIRK ((readb(QIXIS_BASE + QIXIS_STAT_PRES1) & \
259 QIXIS_SDID_MASK) != QIXIS_ESDHC_NO_ADAPTER)
260#endif
261
262/*
York Sun03017032015-03-20 19:28:23 -0700263 * RTC configuration
264 */
265#define RTC
266#define CONFIG_RTC_DS3231 1
267#define CONFIG_SYS_I2C_RTC_ADDR 0x68
268
269/* EEPROM */
York Sun03017032015-03-20 19:28:23 -0700270#define CONFIG_SYS_I2C_EEPROM_NXID
271#define CONFIG_SYS_EEPROM_BUS_NUM 0
York Sun03017032015-03-20 19:28:23 -0700272
York Sun03017032015-03-20 19:28:23 -0700273#define CONFIG_FSL_MEMAC
York Sun03017032015-03-20 19:28:23 -0700274
275#ifdef CONFIG_PCI
York Sun03017032015-03-20 19:28:23 -0700276#define CONFIG_PCI_SCAN_SHOW
York Sun03017032015-03-20 19:28:23 -0700277#endif
278
York Sun03017032015-03-20 19:28:23 -0700279/* Initial environment variables */
280#undef CONFIG_EXTRA_ENV_SETTINGS
Udit Agarwal22ec2382019-11-07 16:11:32 +0000281#ifdef CONFIG_NXP_ESBC
York Sun03017032015-03-20 19:28:23 -0700282#define CONFIG_EXTRA_ENV_SETTINGS \
283 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
284 "loadaddr=0x80100000\0" \
285 "kernel_addr=0x100000\0" \
286 "ramdisk_addr=0x800000\0" \
287 "ramdisk_size=0x2000000\0" \
288 "fdt_high=0xa0000000\0" \
289 "initrd_high=0xffffffffffffffff\0" \
Udit Agarwald11fed72017-05-02 17:43:57 +0530290 "kernel_start=0x581000000\0" \
York Sun03017032015-03-20 19:28:23 -0700291 "kernel_load=0xa0000000\0" \
Prabhakar Kushwahaae193f92016-02-03 17:03:51 +0530292 "kernel_size=0x2800000\0" \
Santan Kumar0a946f42017-02-06 14:18:12 +0530293 "mcmemsize=0x40000000\0" \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000294 "mcinitcmd=esbc_validate 0x580640000;" \
295 "esbc_validate 0x580680000;" \
Udit Agarwald11fed72017-05-02 17:43:57 +0530296 "fsl_mc start mc 0x580a00000" \
297 " 0x580e00000 \0"
Rajesh Bhagatfb0c2f32018-12-27 04:38:01 +0000298#else
299#ifdef CONFIG_TFABOOT
300#define SD_MC_INIT_CMD \
Priyanka Jainb20a9c72021-07-19 14:54:25 +0530301 "mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
Wasim Khan2260b3e2019-06-10 10:17:27 +0000302 "mmc read 0x80e00000 0x7000 0x800;" \
303 "fsl_mc start mc 0x80a00000 0x80e00000\0"
Rajesh Bhagatfb0c2f32018-12-27 04:38:01 +0000304#define IFC_MC_INIT_CMD \
305 "fsl_mc start mc 0x580a00000" \
306 " 0x580e00000 \0"
307#define CONFIG_EXTRA_ENV_SETTINGS \
308 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
309 "loadaddr=0x80100000\0" \
310 "loadaddr_sd=0x90100000\0" \
Wasim Khanfcfe0af2019-06-10 10:17:25 +0000311 "kernel_addr=0x581000000\0" \
312 "kernel_addr_sd=0x8000\0" \
Rajesh Bhagatfb0c2f32018-12-27 04:38:01 +0000313 "ramdisk_addr=0x800000\0" \
314 "ramdisk_size=0x2000000\0" \
315 "fdt_high=0xa0000000\0" \
316 "initrd_high=0xffffffffffffffff\0" \
317 "kernel_start=0x581000000\0" \
318 "kernel_start_sd=0x8000\0" \
319 "kernel_load=0xa0000000\0" \
320 "kernel_size=0x2800000\0" \
321 "kernel_size_sd=0x14000\0" \
Wasim Khanfcfe0af2019-06-10 10:17:25 +0000322 "load_addr=0xa0000000\0" \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000323 "kernelheader_addr=0x580600000\0" \
Wasim Khanfcfe0af2019-06-10 10:17:25 +0000324 "kernelheader_addr_r=0x80200000\0" \
325 "kernelheader_size=0x40000\0" \
326 "BOARD=ls2088aqds\0" \
327 "mcmemsize=0x70000000 \0" \
Biwen Li35c82d62020-03-19 20:01:07 +0800328 "scriptaddr=0x80000000\0" \
329 "scripthdraddr=0x80080000\0" \
Wasim Khanfcfe0af2019-06-10 10:17:25 +0000330 IFC_MC_INIT_CMD \
Biwen Li35c82d62020-03-19 20:01:07 +0800331 BOOTENV \
332 "boot_scripts=ls2088aqds_boot.scr\0" \
333 "boot_script_hdr=hdr_ls2088aqds_bs.out\0" \
334 "scan_dev_for_boot_part=" \
335 "part list ${devtype} ${devnum} devplist; " \
336 "env exists devplist || setenv devplist 1; " \
337 "for distro_bootpart in ${devplist}; do " \
338 "if fstype ${devtype} " \
339 "${devnum}:${distro_bootpart} " \
340 "bootfstype; then " \
341 "run scan_dev_for_boot; " \
342 "fi; " \
343 "done\0" \
344 "boot_a_script=" \
345 "load ${devtype} ${devnum}:${distro_bootpart} " \
346 "${scriptaddr} ${prefix}${script}; " \
347 "env exists secureboot && load ${devtype} " \
348 "${devnum}:${distro_bootpart} " \
349 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
350 "&& esbc_validate ${scripthdraddr};" \
351 "source ${scriptaddr}\0" \
Wasim Khanfcfe0af2019-06-10 10:17:25 +0000352 "nor_bootcmd=echo Trying load from nor..;" \
353 "cp.b $kernel_addr $load_addr " \
354 "$kernel_size ; env exists secureboot && " \
355 "cp.b $kernelheader_addr $kernelheader_addr_r " \
356 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
357 "bootm $load_addr#$BOARD\0" \
358 "sd_bootcmd=echo Trying load from SD ..;" \
359 "mmcinfo; mmc read $load_addr " \
360 "$kernel_addr_sd $kernel_size_sd && " \
361 "bootm $load_addr#$BOARD\0"
Santan Kumar1afa9002017-05-05 15:42:29 +0530362#elif defined(CONFIG_SD_BOOT)
363#define CONFIG_EXTRA_ENV_SETTINGS \
364 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
365 "loadaddr=0x90100000\0" \
366 "kernel_addr=0x800\0" \
367 "ramdisk_addr=0x800000\0" \
368 "ramdisk_size=0x2000000\0" \
369 "fdt_high=0xa0000000\0" \
370 "initrd_high=0xffffffffffffffff\0" \
371 "kernel_start=0x8000\0" \
372 "kernel_load=0xa0000000\0" \
373 "kernel_size=0x14000\0" \
Priyanka Jainb20a9c72021-07-19 14:54:25 +0530374 "mcinitcmd=mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
375 "mmc read 0x80e00000 0x7000 0x800;" \
376 "fsl_mc start mc 0x80a00000 0x80e00000\0" \
Santan Kumar1afa9002017-05-05 15:42:29 +0530377 "mcmemsize=0x70000000 \0"
Udit Agarwal18583432017-01-06 15:58:57 +0530378#else
379#define CONFIG_EXTRA_ENV_SETTINGS \
380 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
381 "loadaddr=0x80100000\0" \
382 "kernel_addr=0x100000\0" \
383 "ramdisk_addr=0x800000\0" \
384 "ramdisk_size=0x2000000\0" \
385 "fdt_high=0xa0000000\0" \
386 "initrd_high=0xffffffffffffffff\0" \
Santan Kumar0f0173d2017-04-28 12:47:24 +0530387 "kernel_start=0x581000000\0" \
Udit Agarwal18583432017-01-06 15:58:57 +0530388 "kernel_load=0xa0000000\0" \
389 "kernel_size=0x2800000\0" \
Santan Kumar0a946f42017-02-06 14:18:12 +0530390 "mcmemsize=0x40000000\0" \
Santan Kumar0f0173d2017-04-28 12:47:24 +0530391 "mcinitcmd=fsl_mc start mc 0x580a00000" \
392 " 0x580e00000 \0"
Rajesh Bhagatfb0c2f32018-12-27 04:38:01 +0000393#endif /* CONFIG_TFABOOT */
Udit Agarwal22ec2382019-11-07 16:11:32 +0000394#endif /* CONFIG_NXP_ESBC */
Udit Agarwal18583432017-01-06 15:58:57 +0530395
Wasim Khanfcfe0af2019-06-10 10:17:25 +0000396#ifdef CONFIG_TFABOOT
Biwen Li35c82d62020-03-19 20:01:07 +0800397#define BOOT_TARGET_DEVICES(func) \
398 func(USB, usb, 0) \
399 func(MMC, mmc, 0) \
400 func(SCSI, scsi, 0) \
401 func(DHCP, dhcp, na)
402#include <config_distro_bootcmd.h>
403
Wasim Khanfcfe0af2019-06-10 10:17:25 +0000404#define SD_BOOTCOMMAND \
405 "env exists mcinitcmd && env exists secureboot "\
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000406 "&& mmcinfo && mmc read $load_addr 0x3600 0x800 " \
Wasim Khanfcfe0af2019-06-10 10:17:25 +0000407 "&& esbc_validate $load_addr; " \
408 "env exists mcinitcmd && run mcinitcmd " \
Wasim Khan2260b3e2019-06-10 10:17:27 +0000409 "&& mmc read 0x80d00000 0x6800 0x800 " \
410 "&& fsl_mc lazyapply dpl 0x80d00000; " \
Biwen Li35c82d62020-03-19 20:01:07 +0800411 "run distro_bootcmd;run sd_bootcmd; " \
Wasim Khanfcfe0af2019-06-10 10:17:25 +0000412 "env exists secureboot && esbc_halt;"
413
414#define IFC_NOR_BOOTCOMMAND \
415 "env exists mcinitcmd && env exists secureboot "\
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000416 "&& esbc_validate 0x5806C0000; env exists mcinitcmd "\
Wasim Khanfcfe0af2019-06-10 10:17:25 +0000417 "&& fsl_mc lazyapply dpl 0x580d00000;" \
Biwen Li35c82d62020-03-19 20:01:07 +0800418 "run distro_bootcmd;run nor_bootcmd; " \
Wasim Khanfcfe0af2019-06-10 10:17:25 +0000419 "env exists secureboot && esbc_halt;"
420#endif
421
Santan Kumar1afa9002017-05-05 15:42:29 +0530422#if defined(CONFIG_FSL_MC_ENET) && !defined(CONFIG_SPL_BUILD)
Prabhakar Kushwahac158fad2015-03-20 19:28:26 -0700423#define CONFIG_FSL_MEMAC
Prabhakar Kushwahac158fad2015-03-20 19:28:26 -0700424#define SGMII_CARD_PORT1_PHY_ADDR 0x1C
425#define SGMII_CARD_PORT2_PHY_ADDR 0x1d
426#define SGMII_CARD_PORT3_PHY_ADDR 0x1E
427#define SGMII_CARD_PORT4_PHY_ADDR 0x1F
428
Prabhakar Kushwaha35f93f62015-08-07 18:01:51 +0530429#define XQSGMII_CARD_PHY1_PORT0_ADDR 0x0
430#define XQSGMII_CARD_PHY1_PORT1_ADDR 0x1
431#define XQSGMII_CARD_PHY1_PORT2_ADDR 0x2
432#define XQSGMII_CARD_PHY1_PORT3_ADDR 0x3
433#define XQSGMII_CARD_PHY2_PORT0_ADDR 0x4
434#define XQSGMII_CARD_PHY2_PORT1_ADDR 0x5
435#define XQSGMII_CARD_PHY2_PORT2_ADDR 0x6
436#define XQSGMII_CARD_PHY2_PORT3_ADDR 0x7
437#define XQSGMII_CARD_PHY3_PORT0_ADDR 0x8
438#define XQSGMII_CARD_PHY3_PORT1_ADDR 0x9
439#define XQSGMII_CARD_PHY3_PORT2_ADDR 0xa
440#define XQSGMII_CARD_PHY3_PORT3_ADDR 0xb
441#define XQSGMII_CARD_PHY4_PORT0_ADDR 0xc
442#define XQSGMII_CARD_PHY4_PORT1_ADDR 0xd
443#define XQSGMII_CARD_PHY4_PORT2_ADDR 0xe
444#define XQSGMII_CARD_PHY4_PORT3_ADDR 0xf
445
Prabhakar Kushwaha0a95f8f2016-04-19 08:53:42 +0530446#define CONFIG_ETHPRIME "DPMAC1@xgmii"
Prabhakar Kushwahac158fad2015-03-20 19:28:26 -0700447
448#endif
449
Saksham Jainc0c38d22016-03-23 16:24:35 +0530450#include <asm/fsl_secure_boot.h>
451
York Sun03017032015-03-20 19:28:23 -0700452#endif /* __LS2_QDS_H */