Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 2 | /* |
| 3 | * Copyright 2016 Freescale Semiconductor, Inc. |
Biwen Li | d15aa9f | 2019-12-31 15:33:44 +0800 | [diff] [blame] | 4 | * Copyright 2019 NXP |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #ifndef __CONFIG_H |
| 8 | #define __CONFIG_H |
| 9 | |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 10 | #define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR |
| 11 | #define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE |
| 12 | |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 13 | /* |
| 14 | * DDR: 800 MHz ( 1600 MT/s data rate ) |
| 15 | */ |
| 16 | |
| 17 | #define DDR_SDRAM_CFG 0x470c0008 |
| 18 | #define DDR_CS0_BNDS 0x008000bf |
| 19 | #define DDR_CS0_CONFIG 0x80014302 |
| 20 | #define DDR_TIMING_CFG_0 0x50550004 |
| 21 | #define DDR_TIMING_CFG_1 0xbcb38c56 |
| 22 | #define DDR_TIMING_CFG_2 0x0040d120 |
| 23 | #define DDR_TIMING_CFG_3 0x010e1000 |
| 24 | #define DDR_TIMING_CFG_4 0x00000001 |
| 25 | #define DDR_TIMING_CFG_5 0x03401400 |
| 26 | #define DDR_SDRAM_CFG_2 0x00401010 |
| 27 | #define DDR_SDRAM_MODE 0x00061c60 |
| 28 | #define DDR_SDRAM_MODE_2 0x00180000 |
| 29 | #define DDR_SDRAM_INTERVAL 0x18600618 |
| 30 | #define DDR_DDR_WRLVL_CNTL 0x8655f605 |
| 31 | #define DDR_DDR_WRLVL_CNTL_2 0x05060607 |
| 32 | #define DDR_DDR_WRLVL_CNTL_3 0x05050505 |
| 33 | #define DDR_DDR_CDR1 0x80040000 |
| 34 | #define DDR_DDR_CDR2 0x00000001 |
| 35 | #define DDR_SDRAM_CLK_CNTL 0x02000000 |
| 36 | #define DDR_DDR_ZQ_CNTL 0x89080600 |
| 37 | #define DDR_CS0_CONFIG_2 0 |
| 38 | #define DDR_SDRAM_CFG_MEM_EN 0x80000000 |
| 39 | #define SDRAM_CFG2_D_INIT 0x00000010 |
| 40 | #define DDR_CDR2_VREF_TRAIN_EN 0x00000080 |
| 41 | #define SDRAM_CFG2_FRC_SR 0x80000000 |
| 42 | #define SDRAM_CFG_BI 0x00000001 |
| 43 | |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 44 | #ifdef CONFIG_SD_BOOT |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 45 | #define CONFIG_SPL_MAX_SIZE 0x1a000 |
| 46 | #define CONFIG_SPL_STACK 0x1001d000 |
| 47 | #define CONFIG_SPL_PAD_TO 0x1c000 |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 48 | |
| 49 | #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \ |
| 50 | CONFIG_SYS_MONITOR_LEN) |
| 51 | #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 |
| 52 | #define CONFIG_SPL_BSS_START_ADDR 0x80100000 |
| 53 | #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 |
| 54 | #define CONFIG_SYS_MONITOR_LEN 0x80000 |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 55 | #endif |
| 56 | |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 57 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL |
| 58 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE |
| 59 | |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 60 | /* |
| 61 | * Serial Port |
| 62 | */ |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 63 | #define CONFIG_SYS_NS16550_SERIAL |
| 64 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
| 65 | #define CONFIG_SYS_NS16550_CLK get_serial_clock() |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 66 | |
| 67 | /* |
| 68 | * I2C |
| 69 | */ |
Biwen Li | d15aa9f | 2019-12-31 15:33:44 +0800 | [diff] [blame] | 70 | |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 71 | /* EEPROM */ |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 72 | #define CONFIG_SYS_I2C_EEPROM_NXID |
| 73 | #define CONFIG_SYS_EEPROM_BUS_NUM 0 |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 74 | |
| 75 | /* |
| 76 | * MMC |
| 77 | */ |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 78 | |
| 79 | /* SATA */ |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 80 | #ifndef PCI_DEVICE_ID_FREESCALE_AHCI |
| 81 | #define PCI_DEVICE_ID_FREESCALE_AHCI 0x0440 |
| 82 | #endif |
| 83 | #define CONFIG_SCSI_DEV_LIST {PCI_VENDOR_ID_FREESCALE, \ |
| 84 | PCI_DEVICE_ID_FREESCALE_AHCI} |
| 85 | |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 86 | /* SPI */ |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 87 | |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 88 | /* |
| 89 | * eTSEC |
| 90 | */ |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 91 | |
| 92 | #ifdef CONFIG_TSEC_ENET |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 93 | #define CONFIG_MII_DEFAULT_TSEC 1 |
| 94 | #define CONFIG_TSEC1 1 |
| 95 | #define CONFIG_TSEC1_NAME "eTSEC1" |
| 96 | #define CONFIG_TSEC2 1 |
| 97 | #define CONFIG_TSEC2_NAME "eTSEC2" |
| 98 | |
| 99 | #define TSEC1_PHY_ADDR 1 |
| 100 | #define TSEC2_PHY_ADDR 3 |
| 101 | |
| 102 | #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) |
| 103 | #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) |
| 104 | |
| 105 | #define TSEC1_PHYIDX 0 |
| 106 | #define TSEC2_PHYIDX 0 |
| 107 | |
| 108 | #define CONFIG_ETHPRIME "eTSEC2" |
| 109 | |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 110 | #define CONFIG_HAS_ETH0 |
| 111 | #define CONFIG_HAS_ETH1 |
| 112 | #define CONFIG_HAS_ETH2 |
| 113 | #endif |
| 114 | |
| 115 | /* PCIe */ |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 116 | #define CONFIG_PCIE1 /* PCIE controler 1 */ |
| 117 | #define CONFIG_PCIE2 /* PCIE controler 2 */ |
| 118 | |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 119 | #define FSL_PCIE_COMPAT "fsl,ls1021a-pcie" |
| 120 | |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 121 | #ifdef CONFIG_PCI |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 122 | #define CONFIG_PCI_SCAN_SHOW |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 123 | #endif |
| 124 | |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 125 | #define CONFIG_PEN_ADDR_BIG_ENDIAN |
| 126 | #define CONFIG_LAYERSCAPE_NS_ACCESS |
| 127 | #define CONFIG_SMP_PEN_ADDR 0x01ee0200 |
Andre Przywara | 70c7893 | 2017-02-16 01:20:19 +0000 | [diff] [blame] | 128 | #define COUNTER_FREQUENCY 12500000 |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 129 | |
| 130 | #define CONFIG_HWCONFIG |
| 131 | #define HWCONFIG_BUFFER_SIZE 256 |
| 132 | |
| 133 | #define CONFIG_FSL_DEVICE_DISABLE |
| 134 | |
| 135 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 136 | "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \ |
Alison Wang | 7147706 | 2020-02-03 15:25:19 +0800 | [diff] [blame] | 137 | "initrd_high=0xffffffff\0" |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 138 | |
| 139 | /* |
| 140 | * Miscellaneous configurable options |
| 141 | */ |
Alison Wang | 7147706 | 2020-02-03 15:25:19 +0800 | [diff] [blame] | 142 | #define CONFIG_SYS_BOOTMAPSZ (256 << 20) |
| 143 | |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 144 | #define CONFIG_LS102XA_STREAM_ID |
| 145 | |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 146 | #define CONFIG_SYS_INIT_SP_OFFSET \ |
| 147 | (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
| 148 | #define CONFIG_SYS_INIT_SP_ADDR \ |
| 149 | (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET) |
| 150 | |
| 151 | #ifdef CONFIG_SPL_BUILD |
| 152 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE |
| 153 | #else |
| 154 | /* start of monitor */ |
| 155 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE |
| 156 | #endif |
| 157 | |
Feng Li | 39e112d | 2016-11-03 14:15:17 +0800 | [diff] [blame] | 158 | #include <asm/fsl_secure_boot.h> |
| 159 | |
| 160 | #endif |