blob: 0a701e7dd031202a03786ea07b5fdca078798235 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +00002/*
3 * Embest/Timll DevKit3250 board configuration file
4 *
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +03005 * Copyright (C) 2011-2015 Vladimir Zapolskiy <vz@mleia.com>
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +00006 */
7
8#ifndef __CONFIG_DEVKIT3250_H__
9#define __CONFIG_DEVKIT3250_H__
10
11/* SoC and board defines */
Alexey Brodkin267d8e22014-02-26 17:47:58 +040012#include <linux/sizes.h>
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000013#include <asm/arch/cpu.h>
14
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000015/*
16 * Memory configurations
17 */
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000018#define CONFIG_SYS_SDRAM_BASE EMC_DYCS0_BASE
19#define CONFIG_SYS_SDRAM_SIZE SZ_64M
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000020
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000021#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + SZ_4K \
22 - GENERATED_GBL_DATA_SIZE)
23
24/*
Vladimir Zapolskiy936c2002015-12-19 23:41:23 +020025 * DMA
26 */
Vladimir Zapolskiy936c2002015-12-19 23:41:23 +020027
28/*
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030029 * GPIO
30 */
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030031
32/*
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030033 * Ethernet
34 */
35#define CONFIG_RMII
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030036#define CONFIG_LPC32XX_ETH
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030037#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030038
39/*
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000040 * NOR Flash
41 */
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000042#define CONFIG_SYS_MAX_FLASH_SECT 71
43#define CONFIG_SYS_FLASH_BASE EMC_CS0_BASE
44#define CONFIG_SYS_FLASH_SIZE SZ_4M
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000045
46/*
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030047 * NAND controller
48 */
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030049#define CONFIG_SYS_NAND_BASE SLC_NAND_BASE
50#define CONFIG_SYS_MAX_NAND_DEVICE 1
51#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
52
53/*
54 * NAND chip timings
55 */
56#define CONFIG_LPC32XX_NAND_SLC_WDR_CLKS 14
57#define CONFIG_LPC32XX_NAND_SLC_WWIDTH 66666666
58#define CONFIG_LPC32XX_NAND_SLC_WHOLD 200000000
59#define CONFIG_LPC32XX_NAND_SLC_WSETUP 50000000
60#define CONFIG_LPC32XX_NAND_SLC_RDR_CLKS 14
61#define CONFIG_LPC32XX_NAND_SLC_RWIDTH 66666666
62#define CONFIG_LPC32XX_NAND_SLC_RHOLD 200000000
63#define CONFIG_LPC32XX_NAND_SLC_RSETUP 50000000
64
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030065/*
Vladimir Zapolskiy936c2002015-12-19 23:41:23 +020066 * USB
67 */
68#define CONFIG_USB_OHCI_LPC32XX
69#define CONFIG_USB_ISP1301_I2C_ADDR 0x2d
Vladimir Zapolskiy936c2002015-12-19 23:41:23 +020070
71/*
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000072 * U-Boot General Configurations
73 */
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000074#define CONFIG_SYS_CBSIZE 1024
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000075#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
76
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030077/*
78 * Pass open firmware flat tree
79 */
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030080
81/*
82 * Environment
83 */
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030084
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030085#define CONFIG_EXTRA_ENV_SETTINGS \
86 "autoload=no\0" \
87 "ethaddr=00:01:90:00:C0:81\0" \
88 "dtbaddr=0x81000000\0" \
89 "nfsroot=/opt/projects/images/vladimir/oe/devkit3250/rootfs\0" \
90 "tftpdir=vladimir/oe/devkit3250\0" \
91 "userargs=oops=panic\0"
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000092
93/*
94 * U-Boot Commands
95 */
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000096
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000097/*
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +030098 * SPL specific defines
99 */
100/* SPL will be executed at offset 0 */
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300101
102/* SPL will use SRAM as stack */
103#define CONFIG_SPL_STACK 0x0000FFF8
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300104
105/* Use the framework and generic lib */
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300106
107/* SPL will use serial */
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300108
109/* SPL loads an image from NAND */
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300110#define CONFIG_SPL_NAND_RAW_ONLY
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300111
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300112#define CONFIG_SPL_NAND_SOFTECC
113
114#define CONFIG_SPL_MAX_SIZE 0x20000
115#define CONFIG_SPL_PAD_TO CONFIG_SPL_MAX_SIZE
116
117/* U-Boot will be 0x60000 bytes, loaded and run at CONFIG_SYS_TEXT_BASE */
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300118#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x60000
119
120#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
121#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
122
123/* See common/spl/spl.c spl_set_header_raw_uboot() */
124#define CONFIG_SYS_MONITOR_LEN CONFIG_SYS_NAND_U_BOOT_SIZE
125
126/*
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +0000127 * Include SoC specific configuration
128 */
129#include <asm/arch/config.h>
130
131#endif /* __CONFIG_DEVKIT3250_H__*/