blob: 8a71807679ee291bda382ff0872675a187613fa7 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +05302/*
Tom Rini10e47792018-05-06 17:58:06 -04003 * Copyright 2014 Freescale Semiconductor, Inc.
Rajesh Bhagataec38012021-11-09 16:30:38 +05304 * Copyright 2020-2021 NXP
Tom Rini10e47792018-05-06 17:58:06 -04005 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +05306
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
Simon Glassfb64e362020-05-10 11:40:09 -060010#include <linux/stringify.h>
11
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053012/*
vijay rai27cdc772014-03-31 11:46:34 +053013 * T104x RDB board configuration file
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053014 */
Prabhakar Kushwahac4c10d12014-10-29 22:33:09 +053015#include <asm/config_mpc85xx.h>
16
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053017#ifdef CONFIG_RAMBOOT_PBL
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053018#define CONFIG_SPL_FLUSH_IMAGE
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053019#define CONFIG_SPL_PAD_TO 0x40000
20#define CONFIG_SPL_MAX_SIZE 0x28000
21#ifdef CONFIG_SPL_BUILD
22#define CONFIG_SPL_SKIP_RELOCATE
23#define CONFIG_SPL_COMMON_INIT_DDR
24#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053025#endif
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053026#define RESET_VECTOR_OFFSET 0x27FFC
27#define BOOT_PAGE_OFFSET 0x27000
28
Miquel Raynald0935362019-10-03 19:50:03 +020029#ifdef CONFIG_MTD_RAW_NAND
Udit Agarwald2dd2f72019-11-07 16:11:39 +000030#ifdef CONFIG_NXP_ESBC
Sumit Gargafaca2a2016-07-14 12:27:52 -040031#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
32/*
33 * HDR would be appended at end of image and copied to DDR along
34 * with U-Boot image.
35 */
36#define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) + \
37 CONFIG_U_BOOT_HDR_SIZE)
38#else
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053039#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
Sumit Gargafaca2a2016-07-14 12:27:52 -040040#endif
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080041#define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000
42#define CONFIG_SYS_NAND_U_BOOT_START 0x30000000
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053043#endif
44
45#ifdef CONFIG_SPIFLASH
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080046#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053047#define CONFIG_SPL_SPI_FLASH_MINIMAL
48#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080049#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
50#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053051#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053052#ifndef CONFIG_SPL_BUILD
53#define CONFIG_SYS_MPC85XX_NO_RESETVEC
54#endif
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053055#endif
56
57#ifdef CONFIG_SDCARD
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080058#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053059#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080060#define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
61#define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053062#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053063#ifndef CONFIG_SPL_BUILD
64#define CONFIG_SYS_MPC85XX_NO_RESETVEC
65#endif
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053066#endif
67
68#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053069
70/* High Level Configuration Options */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053071#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053072
Tang Yuantian856b5f32014-04-17 15:33:45 +080073/* support deep sleep */
74#define CONFIG_DEEP_SLEEP
Tang Yuantian856b5f32014-04-17 15:33:45 +080075
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053076#ifndef CONFIG_RESET_VECTOR_ADDRESS
77#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
78#endif
79
80#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080081#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Robert P. J. Daya8099812016-05-03 19:52:49 -040082#define CONFIG_PCIE1 /* PCIE controller 1 */
83#define CONFIG_PCIE2 /* PCIE controller 2 */
84#define CONFIG_PCIE3 /* PCIE controller 3 */
85#define CONFIG_PCIE4 /* PCIE controller 4 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053086
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053087#if defined(CONFIG_SPIFLASH)
Miquel Raynald0935362019-10-03 19:50:03 +020088#elif defined(CONFIG_MTD_RAW_NAND)
Udit Agarwald2dd2f72019-11-07 16:11:39 +000089#ifdef CONFIG_NXP_ESBC
Sumit Gargafaca2a2016-07-14 12:27:52 -040090#define CONFIG_RAMBOOT_NAND
91#define CONFIG_BOOTSCRIPT_COPY_RAM
92#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053093#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053094
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053095/*
96 * These can be toggled for performance analysis, otherwise use default.
97 */
98#define CONFIG_SYS_CACHE_STASHING
99#define CONFIG_BACKSIDE_L2_CACHE
100#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530101#ifdef CONFIG_DDR_ECC
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530102#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
103#endif
104
105#define CONFIG_ENABLE_36BIT_PHYS
106
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530107/*
108 * Config the L3 Cache as L3 SRAM
109 */
110#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
Sumit Gargafaca2a2016-07-14 12:27:52 -0400111/*
112 * For Secure Boot CONFIG_SYS_INIT_L3_ADDR will be redefined and hence
113 * Physical address (CONFIG_SYS_INIT_L3_ADDR) and virtual address
114 * (CONFIG_SYS_INIT_L3_VADDR) will be different.
115 */
116#define CONFIG_SYS_INIT_L3_VADDR 0xFFFC0000
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530117#define CONFIG_SYS_L3_SIZE 256 << 10
Sumit Gargafaca2a2016-07-14 12:27:52 -0400118#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_VADDR + 32 * 1024)
Tom Rini5cd7ece2019-11-18 20:02:10 -0500119#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530120#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
121#define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
122#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530123
124#define CONFIG_SYS_DCSRBAR 0xf0000000
125#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
126
127/*
128 * DDR Setup
129 */
130#define CONFIG_VERY_BIG_RAM
131#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
132#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
133
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530134#define CONFIG_DIMM_SLOTS_PER_CTLR 1
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530135
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530136#define CONFIG_SYS_SPD_BUS_NUM 0
137#define SPD_EEPROM_ADDRESS 0x51
138
139#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
140
141/*
142 * IFC Definitions
143 */
144#define CONFIG_SYS_FLASH_BASE 0xe8000000
145#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
146
147#define CONFIG_SYS_NOR_CSPR_EXT (0xf)
148#define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \
149 CSPR_PORT_SIZE_16 | \
150 CSPR_MSEL_NOR | \
151 CSPR_V)
152#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
Sandeep Singh4fb16a12014-06-05 18:49:57 +0530153
154/*
155 * TDM Definition
156 */
157#define T1040_TDM_QUIRK_CCSR_BASE 0xfe000000
158
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530159/* NOR Flash Timing Params */
160#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
161#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
162 FTIM0_NOR_TEADC(0x5) | \
163 FTIM0_NOR_TEAHC(0x5))
164#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
165 FTIM1_NOR_TRAD_NOR(0x1A) |\
166 FTIM1_NOR_TSEQRAD_NOR(0x13))
167#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
168 FTIM2_NOR_TCH(0x4) | \
169 FTIM2_NOR_TWPH(0x0E) | \
170 FTIM2_NOR_TWP(0x1c))
171#define CONFIG_SYS_NOR_FTIM3 0x0
172
173#define CONFIG_SYS_FLASH_QUIET_TEST
174#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
175
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530176#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
177#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
178#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
179
180#define CONFIG_SYS_FLASH_EMPTY_INFO
181#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
182
183/* CPLD on IFC */
Prabhakar Kushwahae5e66332014-04-03 16:50:05 +0530184#define CPLD_LBMAP_MASK 0x3F
185#define CPLD_BANK_SEL_MASK 0x07
186#define CPLD_BANK_OVERRIDE 0x40
187#define CPLD_LBMAP_ALTBANK 0x44 /* BANK OR | BANK 4 */
188#define CPLD_LBMAP_DFLTBANK 0x40 /* BANK OR | BANK0 */
189#define CPLD_LBMAP_RESET 0xFF
190#define CPLD_LBMAP_SHIFT 0x03
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530191
York Sune9c8dcf2016-11-18 13:44:00 -0800192#if defined(CONFIG_TARGET_T1042RDB_PI)
Jason Jindd6377a2014-03-19 10:47:56 +0800193#define CPLD_DIU_SEL_DFP 0x80
York Sund08610d2016-11-21 11:04:34 -0800194#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530195#define CPLD_DIU_SEL_DFP 0xc0
Jason Jindd6377a2014-03-19 10:47:56 +0800196#endif
Prabhakar Kushwahae5e66332014-04-03 16:50:05 +0530197
York Sun2c156012016-11-21 10:46:53 -0800198#if defined(CONFIG_TARGET_T1040D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530199#define CPLD_INT_MASK_ALL 0xFF
200#define CPLD_INT_MASK_THERM 0x80
201#define CPLD_INT_MASK_DVI_DFP 0x40
202#define CPLD_INT_MASK_QSGMII1 0x20
203#define CPLD_INT_MASK_QSGMII2 0x10
204#define CPLD_INT_MASK_SGMI1 0x08
205#define CPLD_INT_MASK_SGMI2 0x04
206#define CPLD_INT_MASK_TDMR1 0x02
207#define CPLD_INT_MASK_TDMR2 0x01
208#endif
209
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530210#define CONFIG_SYS_CPLD_BASE 0xffdf0000
211#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
Priyanka Jain9495ef32014-01-27 14:07:11 +0530212#define CONFIG_SYS_CSPR2_EXT (0xf)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530213#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
214 | CSPR_PORT_SIZE_8 \
215 | CSPR_MSEL_GPCM \
216 | CSPR_V)
217#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
218#define CONFIG_SYS_CSOR2 0x0
219/* CPLD Timing parameters for IFC CS2 */
220#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
221 FTIM0_GPCM_TEADC(0x0e) | \
222 FTIM0_GPCM_TEAHC(0x0e))
223#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
224 FTIM1_GPCM_TRAD(0x1f))
225#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shaohui Xiec2bc4602014-06-26 14:41:33 +0800226 FTIM2_GPCM_TCH(0x8) | \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530227 FTIM2_GPCM_TWP(0x1f))
228#define CONFIG_SYS_CS2_FTIM3 0x0
229
230/* NAND Flash on IFC */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530231#define CONFIG_SYS_NAND_BASE 0xff800000
232#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
233
234#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
235#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
236 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
237 | CSPR_MSEL_NAND /* MSEL = NAND */ \
238 | CSPR_V)
239#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
240
241#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
242 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
243 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
244 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
245 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
246 | CSOR_NAND_SPRZ_224/* Spare size = 224 */ \
247 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
248
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530249/* ONFI NAND Flash mode0 Timing Params */
250#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
251 FTIM0_NAND_TWP(0x18) | \
252 FTIM0_NAND_TWCHT(0x07) | \
253 FTIM0_NAND_TWH(0x0a))
254#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
255 FTIM1_NAND_TWBE(0x39) | \
256 FTIM1_NAND_TRR(0x0e) | \
257 FTIM1_NAND_TRP(0x18))
258#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
259 FTIM2_NAND_TREH(0x0a) | \
260 FTIM2_NAND_TWHRE(0x1e))
261#define CONFIG_SYS_NAND_FTIM3 0x0
262
263#define CONFIG_SYS_NAND_DDR_LAW 11
264#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
265#define CONFIG_SYS_MAX_NAND_DEVICE 1
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530266
Miquel Raynald0935362019-10-03 19:50:03 +0200267#if defined(CONFIG_MTD_RAW_NAND)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530268#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
269#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
270#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
271#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
272#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
273#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
274#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
275#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
276#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR_CSPR_EXT
277#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
278#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
279#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
280#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
281#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
282#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
283#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
284#else
285#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT
286#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
287#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
288#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
289#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
290#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
291#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
292#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
293#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
294#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
295#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
296#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
297#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
298#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
299#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
300#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
301#endif
302
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530303#ifdef CONFIG_SPL_BUILD
304#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
305#else
306#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
307#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530308
309#if defined(CONFIG_RAMBOOT_PBL)
310#define CONFIG_SYS_RAMBOOT
311#endif
312
Prabhakar Kushwahac4c10d12014-10-29 22:33:09 +0530313#ifdef CONFIG_SYS_FSL_ERRATUM_A008044
Miquel Raynald0935362019-10-03 19:50:03 +0200314#if defined(CONFIG_MTD_RAW_NAND)
Prabhakar Kushwahac4c10d12014-10-29 22:33:09 +0530315#define CONFIG_A008044_WORKAROUND
316#endif
317#endif
318
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530319#define CONFIG_HWCONFIG
320
321/* define to use L1 as initial stack */
322#define CONFIG_L1_INIT_RAM
323#define CONFIG_SYS_INIT_RAM_LOCK
324#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
325#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunee7b4832015-08-17 13:31:51 -0700326#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530327/* The assembler doesn't like typecast */
328#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
329 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
330 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
331#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
332
333#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
334 GENERATED_GBL_DATA_SIZE)
335#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
336
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530337#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530338
339/* Serial Port - controlled on board with jumper J8
340 * open - index 2
341 * shorted - index 1
342 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530343#define CONFIG_SYS_NS16550_SERIAL
344#define CONFIG_SYS_NS16550_REG_SIZE 1
345#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
346
347#define CONFIG_SYS_BAUDRATE_TABLE \
348 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
349
350#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
351#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
352#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
353#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530354
York Sund08610d2016-11-21 11:04:34 -0800355#if defined(CONFIG_TARGET_T1042RDB_PI) || defined(CONFIG_TARGET_T1042D4RDB)
Jason Jindd6377a2014-03-19 10:47:56 +0800356/* Video */
357#define CONFIG_FSL_DIU_FB
358
359#ifdef CONFIG_FSL_DIU_FB
360#define CONFIG_FSL_DIU_CH7301
361#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
Jason Jindd6377a2014-03-19 10:47:56 +0800362#define CONFIG_VIDEO_BMP_LOGO
363#endif
364#endif
365
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530366/* I2C */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530367
368/* I2C bus multiplexer */
369#define I2C_MUX_PCA_ADDR 0x70
370#define I2C_MUX_CH_DEFAULT 0x8
vijay rai27cdc772014-03-31 11:46:34 +0530371
York Sun097aa602016-11-21 11:25:26 -0800372#if defined(CONFIG_TARGET_T1042RDB_PI) || \
373 defined(CONFIG_TARGET_T1040D4RDB) || \
374 defined(CONFIG_TARGET_T1042D4RDB)
Jason Jindd6377a2014-03-19 10:47:56 +0800375/* LDI/DVI Encoder for display */
376#define CONFIG_SYS_I2C_LDI_ADDR 0x38
377#define CONFIG_SYS_I2C_DVI_ADDR 0x75
Biwen Li29cd2712020-05-01 20:04:21 +0800378#define CONFIG_SYS_I2C_DVI_BUS_NUM 0
Jason Jindd6377a2014-03-19 10:47:56 +0800379
vijay rai27cdc772014-03-31 11:46:34 +0530380/*
381 * RTC configuration
382 */
383#define RTC
384#define CONFIG_RTC_DS1337 1
385#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530386
vijay rai27cdc772014-03-31 11:46:34 +0530387/*DVI encoder*/
388#define CONFIG_HDMI_ENCODER_I2C_ADDR 0x75
389#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530390
391/*
392 * eSPI - Enhanced SPI
393 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530394
395/*
396 * General PCI
397 * Memory space is mapped 1-1, but I/O space must start from 0.
398 */
399
400#ifdef CONFIG_PCI
401/* controller 1, direct to uli, tgtid 3, Base address 20000 */
402#ifdef CONFIG_PCIE1
403#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530404#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530405#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530406#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530407#endif
408
409/* controller 2, Slot 2, tgtid 2, Base address 201000 */
410#ifdef CONFIG_PCIE2
411#define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530412#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530413#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530414#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530415#endif
416
417/* controller 3, Slot 1, tgtid 1, Base address 202000 */
418#ifdef CONFIG_PCIE3
419#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530420#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530421#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530422#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530423#endif
424
425/* controller 4, Base address 203000 */
426#ifdef CONFIG_PCIE4
427#define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530428#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530429#define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530430#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530431#endif
432
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530433#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530434#endif /* CONFIG_PCI */
435
436/* SATA */
437#define CONFIG_FSL_SATA_V2
438#ifdef CONFIG_FSL_SATA_V2
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530439#define CONFIG_SATA1
440#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
441#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
442
443#define CONFIG_LBA48
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530444#endif
445
446/*
447* USB
448*/
449#define CONFIG_HAS_FSL_DR_USB
450
451#ifdef CONFIG_HAS_FSL_DR_USB
Tom Riniceed5d22017-05-12 22:33:27 -0400452#ifdef CONFIG_USB_EHCI_HCD
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530453#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530454#endif
455#endif
456
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530457#ifdef CONFIG_MMC
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530458#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530459#endif
460
461/* Qman/Bman */
462#ifndef CONFIG_NOBQFMAN
Jeffrey Ladouceurf9c39742014-12-03 18:08:43 -0500463#define CONFIG_SYS_BMAN_NUM_PORTALS 10
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530464#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
465#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
466#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500467#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
468#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
469#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
470#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
471#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
472 CONFIG_SYS_BMAN_CENA_SIZE)
473#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
474#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Jeffrey Ladouceurf9c39742014-12-03 18:08:43 -0500475#define CONFIG_SYS_QMAN_NUM_PORTALS 10
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530476#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
477#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
478#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500479#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
480#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
481#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
482#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
483#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
484 CONFIG_SYS_QMAN_CENA_SIZE)
485#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
486#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530487
488#define CONFIG_SYS_DPAA_FMAN
489#define CONFIG_SYS_DPAA_PME
490
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530491#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
492#endif /* CONFIG_NOBQFMAN */
493
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530494#ifdef CONFIG_FMAN_ENET
York Sun5e471552016-11-21 11:08:49 -0800495#if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1042RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530496#define CONFIG_SYS_SGMII1_PHY_ADDR 0x03
York Sun2c156012016-11-21 10:46:53 -0800497#elif defined(CONFIG_TARGET_T1040D4RDB)
Codrin Ciubotariud456ea12015-10-12 16:33:13 +0300498#define CONFIG_SYS_SGMII1_PHY_ADDR 0x01
York Sund08610d2016-11-21 11:04:34 -0800499#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530500#define CONFIG_SYS_SGMII1_PHY_ADDR 0x02
501#define CONFIG_SYS_SGMII2_PHY_ADDR 0x03
502#define CONFIG_SYS_SGMII3_PHY_ADDR 0x01
503#endif
504
York Sun097aa602016-11-21 11:25:26 -0800505#if defined(CONFIG_TARGET_T1040D4RDB) || defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530506#define CONFIG_SYS_RGMII1_PHY_ADDR 0x04
507#define CONFIG_SYS_RGMII2_PHY_ADDR 0x05
508#else
509#define CONFIG_SYS_RGMII1_PHY_ADDR 0x01
510#define CONFIG_SYS_RGMII2_PHY_ADDR 0x02
vijay rai27cdc772014-03-31 11:46:34 +0530511#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530512
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200513/* Enable VSC9953 L2 Switch driver on T1040 SoC */
York Sun37cdf5d2016-11-18 13:31:27 -0800514#if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1040D4RDB)
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200515#define CONFIG_VSC9953
York Sun37cdf5d2016-11-18 13:31:27 -0800516#ifdef CONFIG_TARGET_T1040RDB
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200517#define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x04
518#define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x08
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530519#else
520#define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x08
521#define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x0c
522#endif
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200523#endif
524
Priyanka Jain29b426b2014-01-30 11:30:04 +0530525#define CONFIG_ETHPRIME "FM1@DTSEC4"
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530526#endif
527
528/*
529 * Environment
530 */
531#define CONFIG_LOADS_ECHO /* echo on for serial download */
532#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
533
534/*
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530535 * Miscellaneous configurable options
536 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530537
538/*
539 * For booting Linux, the board info and command line data
540 * have to be in the first 64 MB of memory, since this is
541 * the maximum mapped by the Linux kernel during initialization.
542 */
543#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
544#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
545
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530546/*
Prabhakar Kushwaha3d1b4bf2014-04-02 17:26:23 +0530547 * Dynamic MTD Partition support with mtdparts
548 */
Prabhakar Kushwaha3d1b4bf2014-04-02 17:26:23 +0530549
550/*
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530551 * Environment Configuration
552 */
553#define CONFIG_ROOTPATH "/opt/nfsroot"
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530554#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
555
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530556#define __USB_PHY_TYPE utmi
vijay rai6eb8e0c2014-08-19 12:46:53 +0530557#define RAMDISKFILE "t104xrdb/ramdisk.uboot"
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530558
York Sun37cdf5d2016-11-18 13:31:27 -0800559#ifdef CONFIG_TARGET_T1040RDB
vijay rai27cdc772014-03-31 11:46:34 +0530560#define FDTFILE "t1040rdb/t1040rdb.dtb"
York Sune9c8dcf2016-11-18 13:44:00 -0800561#elif defined(CONFIG_TARGET_T1042RDB_PI)
vijay rai6eb8e0c2014-08-19 12:46:53 +0530562#define FDTFILE "t1042rdb_pi/t1042rdb_pi.dtb"
York Sun5e471552016-11-21 11:08:49 -0800563#elif defined(CONFIG_TARGET_T1042RDB)
vijay rai6eb8e0c2014-08-19 12:46:53 +0530564#define FDTFILE "t1042rdb/t1042rdb.dtb"
York Sun2c156012016-11-21 10:46:53 -0800565#elif defined(CONFIG_TARGET_T1040D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530566#define FDTFILE "t1042rdb/t1040d4rdb.dtb"
York Sund08610d2016-11-21 11:04:34 -0800567#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530568#define FDTFILE "t1042rdb/t1042d4rdb.dtb"
vijay rai27cdc772014-03-31 11:46:34 +0530569#endif
570
Jason Jindd6377a2014-03-19 10:47:56 +0800571#ifdef CONFIG_FSL_DIU_FB
572#define DIU_ENVIRONMENT "video-mode=fslfb:1024x768-32@60,monitor=dvi"
573#else
574#define DIU_ENVIRONMENT
575#endif
576
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530577#define CONFIG_EXTRA_ENV_SETTINGS \
Priyanka Jain9495ef32014-01-27 14:07:11 +0530578 "hwconfig=fsl_ddr:bank_intlv=cs0_cs1;" \
579 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
580 "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530581 "netdev=eth0\0" \
Jason Jindd6377a2014-03-19 10:47:56 +0800582 "video-mode=" __stringify(DIU_ENVIRONMENT) "\0" \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530583 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
584 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
585 "tftpflash=tftpboot $loadaddr $uboot && " \
586 "protect off $ubootaddr +$filesize && " \
587 "erase $ubootaddr +$filesize && " \
588 "cp.b $loadaddr $ubootaddr $filesize && " \
589 "protect on $ubootaddr +$filesize && " \
590 "cmp.b $loadaddr $ubootaddr $filesize\0" \
591 "consoledev=ttyS0\0" \
592 "ramdiskaddr=2000000\0" \
vijay rai27cdc772014-03-31 11:46:34 +0530593 "ramdiskfile=" __stringify(RAMDISKFILE) "\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500594 "fdtaddr=1e00000\0" \
vijay rai27cdc772014-03-31 11:46:34 +0530595 "fdtfile=" __stringify(FDTFILE) "\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500596 "bdev=sda3\0"
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530597
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530598#include <asm/fsl_secure_boot.h>
Aneesh Bansal962021a2016-01-22 16:37:22 +0530599
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530600#endif /* __CONFIG_H */