blob: 5a2b040225bb1bb71ebc6c2403414caa2c85e428 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Nobuhiro Iwamatsu06d4c6d2012-06-21 14:55:07 +09002/*
3 * Copyright (C) 2012 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com>
4 * Copyright (C) 2012 Renesas Solutions Corp.
Nobuhiro Iwamatsu06d4c6d2012-06-21 14:55:07 +09005 */
6
7#ifndef __KZM9G_H
8#define __KZM9G_H
9
Nobuhiro Iwamatsu06d4c6d2012-06-21 14:55:07 +090010#define CONFIG_SH73A0
Nobuhiro Iwamatsu06d4c6d2012-06-21 14:55:07 +090011#define CONFIG_MACH_TYPE MACH_TYPE_KZM9G
12
13#include <asm/arch/rmobile.h>
14
Nobuhiro Iwamatsu06d4c6d2012-06-21 14:55:07 +090015#define CONFIG_CMDLINE_TAG
16#define CONFIG_SETUP_MEMORY_TAGS
17#define CONFIG_INITRD_TAG
Nobuhiro Iwamatsu06d4c6d2012-06-21 14:55:07 +090018
Nobuhiro Iwamatsu06d4c6d2012-06-21 14:55:07 +090019/* MEMORY */
20#define KZM_SDRAM_BASE (0x40000000)
21#define PHYS_SDRAM KZM_SDRAM_BASE
22#define PHYS_SDRAM_SIZE (512 * 1024 * 1024)
Nobuhiro Iwamatsu06d4c6d2012-06-21 14:55:07 +090023
24/* NOR Flash */
25#define KZM_FLASH_BASE (0x00000000)
26#define CONFIG_SYS_FLASH_BASE (KZM_FLASH_BASE)
27#define CONFIG_SYS_FLASH_CFI_WIDTH (FLASH_CFI_16BIT)
28#define CONFIG_SYS_MAX_FLASH_BANKS (1)
29#define CONFIG_SYS_MAX_FLASH_SECT (512)
30
31/* prompt */
Nobuhiro Iwamatsu06d4c6d2012-06-21 14:55:07 +090032#define CONFIG_SYS_PBSIZE 256
Nobuhiro Iwamatsu06d4c6d2012-06-21 14:55:07 +090033#define CONFIG_SYS_BAUDRATE_TABLE { 115200 }
34
35/* SCIF */
Nobuhiro Iwamatsu06d4c6d2012-06-21 14:55:07 +090036#define CONFIG_CONS_SCIF4
Nobuhiro Iwamatsu06d4c6d2012-06-21 14:55:07 +090037
38#define CONFIG_SYS_MEMTEST_START (KZM_SDRAM_BASE)
39#define CONFIG_SYS_MEMTEST_END \
40 (CONFIG_SYS_MEMTEST_START + (60 * 1024 * 1024))
Nobuhiro Iwamatsu06d4c6d2012-06-21 14:55:07 +090041#undef CONFIG_SYS_MEMTEST_SCRATCH
42#undef CONFIG_SYS_LOADS_BAUD_CHANGE
43
44#define CONFIG_SYS_INIT_RAM_ADDR (0xE5600000) /* on MERAM */
45#define CONFIG_SYS_INIT_RAM_SIZE (0x10000)
46#define LOW_LEVEL_MERAM_STACK (CONFIG_SYS_INIT_RAM_ADDR - 4)
47#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
48 CONFIG_SYS_INIT_RAM_SIZE - \
49 GENERATED_GBL_DATA_SIZE)
Tetsuyuki Kobayashi6a8c5152012-07-05 01:43:44 +000050#define CONFIG_SDRAM_OFFSET_FOR_RT (16 * 1024 * 1024)
51#define CONFIG_SYS_SDRAM_BASE (KZM_SDRAM_BASE + CONFIG_SDRAM_OFFSET_FOR_RT)
52#define CONFIG_SYS_SDRAM_SIZE (PHYS_SDRAM_SIZE - CONFIG_SDRAM_OFFSET_FOR_RT)
Nobuhiro Iwamatsu06d4c6d2012-06-21 14:55:07 +090053#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 32 * 1024 * 1024)
54
55#define CONFIG_SYS_MONITOR_BASE (KZM_FLASH_BASE)
56#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128 * 1024)
Nobuhiro Iwamatsu06d4c6d2012-06-21 14:55:07 +090057#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
58
Nobuhiro Iwamatsu06d4c6d2012-06-21 14:55:07 +090059#define CONFIG_STANDALONE_LOAD_ADDR 0x41000000
60
61/* FLASH */
Nobuhiro Iwamatsu06d4c6d2012-06-21 14:55:07 +090062#undef CONFIG_SYS_FLASH_QUIET_TEST
63#define CONFIG_SYS_FLASH_EMPTY_INFO
64#define FLASH_SECTOR_SIZE (256 * 1024) /* 256 KB sectors */
65#define CONFIG_ENV_SIZE FLASH_SECTOR_SIZE
66#define CONFIG_ENV_OFFSET FLASH_SECTOR_SIZE
67#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_ENV_OFFSET)
68
69/* Timeout for Flash erase operations (in ms) */
70#define CONFIG_SYS_FLASH_ERASE_TOUT (3 * 1000)
71/* Timeout for Flash write operations (in ms) */
72#define CONFIG_SYS_FLASH_WRITE_TOUT (3 * 1000)
73/* Timeout for Flash set sector lock bit operations (in ms) */
74#define CONFIG_SYS_FLASH_LOCK_TOUT (3 * 1000)
75/* Timeout for Flash clear lock bit operations (in ms) */
76#define CONFIG_SYS_FLASH_UNLOCK_TOUT (3 * 1000)
77
Nobuhiro Iwamatsu06d4c6d2012-06-21 14:55:07 +090078#undef CONFIG_SYS_DIRECT_FLASH_TFTP
Nobuhiro Iwamatsu06d4c6d2012-06-21 14:55:07 +090079
80/* GPIO / PFC */
81#define CONFIG_SH_GPIO_PFC
82
83/* Clock */
Nobuhiro Iwamatsu8c002362012-08-03 13:56:52 +090084#define CONFIG_GLOBAL_TIMER
Nobuhiro Iwamatsu06d4c6d2012-06-21 14:55:07 +090085#define CONFIG_SYS_CLK_FREQ (48000000)
86#define CONFIG_SYS_CPU_CLK (1196000000)
Nobuhiro Iwamatsuadbaef52013-09-30 10:30:40 +090087#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
Nobuhiro Iwamatsu06d4c6d2012-06-21 14:55:07 +090088#define TMU_CLK_DIVIDER (4) /* 4 (default), 16, 64, 256 or 1024 */
Nobuhiro Iwamatsu06d4c6d2012-06-21 14:55:07 +090089
Tetsuyuki Kobayashi3d743272012-07-25 18:24:18 +000090#define CONFIG_NFS_TIMEOUT 10000UL
Nobuhiro Iwamatsu06d4c6d2012-06-21 14:55:07 +090091
92/* I2C */
Nobuhiro Iwamatsu12240102013-10-29 13:33:51 +090093#define CONFIG_SYS_I2C
94#define CONFIG_SYS_I2C_SH
95#define CONFIG_SYS_I2C_SH_NUM_CONTROLLERS 5
96#define CONFIG_SYS_I2C_SH_BASE0 0xE6820000
97#define CONFIG_SYS_I2C_SH_SPEED0 100000
98#define CONFIG_SYS_I2C_SH_BASE1 0xE6822000
99#define CONFIG_SYS_I2C_SH_SPEED1 100000
100#define CONFIG_SYS_I2C_SH_BASE2 0xE6824000
101#define CONFIG_SYS_I2C_SH_SPEED2 100000
102#define CONFIG_SYS_I2C_SH_BASE3 0xE6826000
103#define CONFIG_SYS_I2C_SH_SPEED3 100000
104#define CONFIG_SYS_I2C_SH_BASE4 0xE6828000
105#define CONFIG_SYS_I2C_SH_SPEED4 100000
Tetsuyuki Kobayashicc4283c2012-09-13 19:07:56 +0000106#define CONFIG_SH_I2C_8BIT
Nobuhiro Iwamatsu12240102013-10-29 13:33:51 +0900107#define CONFIG_SH_I2C_DATA_HIGH 4
108#define CONFIG_SH_I2C_DATA_LOW 5
109#define CONFIG_SH_I2C_CLOCK 104000000 /* 104 MHz */
Nobuhiro Iwamatsu06d4c6d2012-06-21 14:55:07 +0900110
111#endif /* __KZM9G_H */