blob: c71c685f72b61d8cf2a706a6205fd27acece42b0 [file] [log] [blame]
Sergey Kubushyne8f39122007-08-10 20:26:18 +02001/*
2 * National Semiconductor DP83848 PHY Driver for TI DaVinci
3 * (TMS320DM644x) based boards.
4 *
5 * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
6 *
7 * --------------------------------------------------------
8 *
9 * See file CREDITS for list of people who contributed to this
10 * project.
11 *
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License as
14 * published by the Free Software Foundation; either version 2 of
15 * the License, or (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * MA 02111-1307 USA
26 */
27
28#include <common.h>
29#include <net.h>
30#include <dp83848.h>
31#include <asm/arch/emac_defs.h>
32
33#ifdef CONFIG_DRIVER_TI_EMAC
34
35#ifdef CONFIG_CMD_NET
36
37int dp83848_is_phy_connected(int phy_addr)
38{
39 u_int16_t id1, id2;
40
Sandeep Paulraj4b26f052008-08-31 00:39:46 +020041 if (!davinci_eth_phy_read(phy_addr, DP83848_PHYID1_REG, &id1))
Sergey Kubushyne8f39122007-08-10 20:26:18 +020042 return(0);
Sandeep Paulraj4b26f052008-08-31 00:39:46 +020043 if (!davinci_eth_phy_read(phy_addr, DP83848_PHYID2_REG, &id2))
Sergey Kubushyne8f39122007-08-10 20:26:18 +020044 return(0);
45
46 if ((id1 == DP83848_PHYID1_OUI) && (id2 == DP83848_PHYID2_OUI))
47 return(1);
48
49 return(0);
50}
51
52int dp83848_get_link_speed(int phy_addr)
53{
54 u_int16_t tmp;
55 volatile emac_regs* emac = (emac_regs *)EMAC_BASE_ADDR;
56
Sandeep Paulraj4b26f052008-08-31 00:39:46 +020057 if (!davinci_eth_phy_read(phy_addr, DP83848_STAT_REG, &tmp))
Sergey Kubushyne8f39122007-08-10 20:26:18 +020058 return(0);
59
60 if (!(tmp & DP83848_LINK_STATUS)) /* link up? */
61 return(0);
62
Sandeep Paulraj4b26f052008-08-31 00:39:46 +020063 if (!davinci_eth_phy_read(phy_addr, DP83848_PHY_STAT_REG, &tmp))
Sergey Kubushyne8f39122007-08-10 20:26:18 +020064 return(0);
65
66 /* Speed doesn't matter, there is no setting for it in EMAC... */
Hugo Villeneuve62812212008-09-12 02:20:47 +020067 if (tmp & DP83848_DUPLEX) {
68 /* set DM644x EMAC for Full Duplex */
69 emac->MACCONTROL = EMAC_MACCONTROL_MIIEN_ENABLE |
70 EMAC_MACCONTROL_FULLDUPLEX_ENABLE;
Sergey Kubushyne8f39122007-08-10 20:26:18 +020071 } else {
Hugo Villeneuve62812212008-09-12 02:20:47 +020072 /*set DM644x EMAC for Half Duplex */
73 emac->MACCONTROL = EMAC_MACCONTROL_MIIEN_ENABLE;
Sergey Kubushyne8f39122007-08-10 20:26:18 +020074 }
75
Hugo Villeneuve62812212008-09-12 02:20:47 +020076 return(1);
Sergey Kubushyne8f39122007-08-10 20:26:18 +020077}
78
79
80int dp83848_init_phy(int phy_addr)
81{
82 int ret = 1;
83
84 if (!dp83848_get_link_speed(phy_addr)) {
85 /* Try another time */
86 udelay(100000);
87 ret = dp83848_get_link_speed(phy_addr);
88 }
89
90 /* Disable PHY Interrupts */
Sandeep Paulraj4b26f052008-08-31 00:39:46 +020091 davinci_eth_phy_write(phy_addr, DP83848_PHY_INTR_CTRL_REG, 0);
Sergey Kubushyne8f39122007-08-10 20:26:18 +020092
93 return(ret);
94}
95
96
97int dp83848_auto_negotiate(int phy_addr)
98{
99 u_int16_t tmp;
100
101
Sandeep Paulraj4b26f052008-08-31 00:39:46 +0200102 if (!davinci_eth_phy_read(phy_addr, DP83848_CTL_REG, &tmp))
Sergey Kubushyne8f39122007-08-10 20:26:18 +0200103 return(0);
104
105 /* Restart Auto_negotiation */
106 tmp &= ~DP83848_AUTONEG; /* remove autonegotiation enable */
107 tmp |= DP83848_ISOLATE; /* Electrically isolate PHY */
Sandeep Paulraj4b26f052008-08-31 00:39:46 +0200108 davinci_eth_phy_write(phy_addr, DP83848_CTL_REG, tmp);
Sergey Kubushyne8f39122007-08-10 20:26:18 +0200109
110 /* Set the Auto_negotiation Advertisement Register
111 * MII advertising for Next page, 100BaseTxFD and HD,
112 * 10BaseTFD and HD, IEEE 802.3
113 */
114 tmp = DP83848_NP | DP83848_TX_FDX | DP83848_TX_HDX |
Wolfgang Denka1be4762008-05-20 16:00:29 +0200115 DP83848_10_FDX | DP83848_10_HDX | DP83848_AN_IEEE_802_3;
Sandeep Paulraj4b26f052008-08-31 00:39:46 +0200116 davinci_eth_phy_write(phy_addr, DP83848_ANA_REG, tmp);
Sergey Kubushyne8f39122007-08-10 20:26:18 +0200117
118
119 /* Read Control Register */
Sandeep Paulraj4b26f052008-08-31 00:39:46 +0200120 if (!davinci_eth_phy_read(phy_addr, DP83848_CTL_REG, &tmp))
Sergey Kubushyne8f39122007-08-10 20:26:18 +0200121 return(0);
122
123 tmp |= DP83848_SPEED_SELECT | DP83848_AUTONEG | DP83848_DUPLEX_MODE;
Sandeep Paulraj4b26f052008-08-31 00:39:46 +0200124 davinci_eth_phy_write(phy_addr, DP83848_CTL_REG, tmp);
Sergey Kubushyne8f39122007-08-10 20:26:18 +0200125
126 /* Restart Auto_negotiation */
127 tmp |= DP83848_RESTART_AUTONEG;
Sandeep Paulraj4b26f052008-08-31 00:39:46 +0200128 davinci_eth_phy_write(phy_addr, DP83848_CTL_REG, tmp);
Sergey Kubushyne8f39122007-08-10 20:26:18 +0200129
130 /*check AutoNegotiate complete */
131 udelay(10000);
Sandeep Paulraj4b26f052008-08-31 00:39:46 +0200132 if (!davinci_eth_phy_read(phy_addr, DP83848_STAT_REG, &tmp))
Sergey Kubushyne8f39122007-08-10 20:26:18 +0200133 return(0);
134
135 if (!(tmp & DP83848_AUTONEG_COMP))
136 return(0);
137
138 return (dp83848_get_link_speed(phy_addr));
139}
140
141#endif /* CONFIG_CMD_NET */
142
143#endif /* CONFIG_DRIVER_ETHER */