blob: 9605554c6aa571a11bc65f1f9f42fd712024cfe6 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenk5b845b62002-08-21 21:57:24 +00002/*
wdenk9b7f3842003-10-09 20:09:04 +00003 * (C) Copyright 2003
4 * Steven Scholz, imc Measurement & Control, steven.scholz@imc-berlin.de
5 *
wdenk5b845b62002-08-21 21:57:24 +00006 * (C) Copyright 2002
7 * Rich Ireland, Enterasys Networks, rireland@enterasys.com.
wdenk5b845b62002-08-21 21:57:24 +00008 */
9
10/*
wdenk5b845b62002-08-21 21:57:24 +000011 * Altera FPGA support
12 */
13#include <common.h>
Marek Vasutb9d4df32014-09-16 20:33:54 +020014#include <errno.h>
wdenk9b7f3842003-10-09 20:09:04 +000015#include <ACEX1K.h>
eran liberty4c373a92008-03-27 00:50:49 +010016#include <stratixII.h>
wdenk5b845b62002-08-21 21:57:24 +000017
Marek Vasut9e3a8442014-09-16 20:21:42 +020018/* Define FPGA_DEBUG to 1 to get debug printf's */
19#define FPGA_DEBUG 0
wdenk5b845b62002-08-21 21:57:24 +000020
Marek Vasutf5d25e42014-09-16 21:17:51 +020021static const struct altera_fpga {
22 enum altera_family family;
23 const char *name;
24 int (*load)(Altera_desc *, const void *, size_t);
25 int (*dump)(Altera_desc *, const void *, size_t);
26 int (*info)(Altera_desc *);
27} altera_fpga[] = {
28#if defined(CONFIG_FPGA_ACEX1K)
29 { Altera_ACEX1K, "ACEX1K", ACEX1K_load, ACEX1K_dump, ACEX1K_info },
30 { Altera_CYC2, "ACEX1K", ACEX1K_load, ACEX1K_dump, ACEX1K_info },
31#elif defined(CONFIG_FPGA_CYCLON2)
32 { Altera_ACEX1K, "CycloneII", CYC2_load, CYC2_dump, CYC2_info },
33 { Altera_CYC2, "CycloneII", CYC2_load, CYC2_dump, CYC2_info },
34#endif
35#if defined(CONFIG_FPGA_STRATIX_II)
36 { Altera_StratixII, "StratixII", StratixII_load,
37 StratixII_dump, StratixII_info },
38#endif
Stefan Roesed919d722016-02-12 13:48:02 +010039#if defined(CONFIG_FPGA_STRATIX_V)
40 { Altera_StratixV, "StratixV", stratixv_load, NULL, NULL },
41#endif
Pavel Machekc7213802014-09-08 14:08:45 +020042#if defined(CONFIG_FPGA_SOCFPGA)
43 { Altera_SoCFPGA, "SoC FPGA", socfpga_load, NULL, NULL },
44#endif
Marek Vasutf5d25e42014-09-16 21:17:51 +020045};
46
Marek Vasutff4072c2014-09-16 20:32:51 +020047static int altera_validate(Altera_desc *desc, const char *fn)
48{
49 if (!desc) {
50 printf("%s: NULL descriptor!\n", fn);
Marek Vasutb9d4df32014-09-16 20:33:54 +020051 return -EINVAL;
Marek Vasutff4072c2014-09-16 20:32:51 +020052 }
53
54 if ((desc->family < min_altera_type) ||
55 (desc->family > max_altera_type)) {
56 printf("%s: Invalid family type, %d\n", fn, desc->family);
Marek Vasutb9d4df32014-09-16 20:33:54 +020057 return -EINVAL;
Marek Vasutff4072c2014-09-16 20:32:51 +020058 }
59
60 if ((desc->iface < min_altera_iface_type) ||
61 (desc->iface > max_altera_iface_type)) {
62 printf("%s: Invalid Interface type, %d\n", fn, desc->iface);
Marek Vasutb9d4df32014-09-16 20:33:54 +020063 return -EINVAL;
Marek Vasutff4072c2014-09-16 20:32:51 +020064 }
65
66 if (!desc->size) {
67 printf("%s: NULL part size\n", fn);
Marek Vasutb9d4df32014-09-16 20:33:54 +020068 return -EINVAL;
Marek Vasutff4072c2014-09-16 20:32:51 +020069 }
70
Marek Vasutb9d4df32014-09-16 20:33:54 +020071 return 0;
Marek Vasutff4072c2014-09-16 20:32:51 +020072}
wdenk9b7f3842003-10-09 20:09:04 +000073
Marek Vasutf5d25e42014-09-16 21:17:51 +020074static const struct altera_fpga *
75altera_desc_to_fpga(Altera_desc *desc, const char *fn)
wdenk5b845b62002-08-21 21:57:24 +000076{
Marek Vasutf5d25e42014-09-16 21:17:51 +020077 int i;
wdenk9b7f3842003-10-09 20:09:04 +000078
Marek Vasutf5d25e42014-09-16 21:17:51 +020079 if (altera_validate(desc, fn)) {
80 printf("%s: Invalid device descriptor\n", fn);
81 return NULL;
Marek Vasut18221352014-09-16 20:29:24 +020082 }
83
Marek Vasutf5d25e42014-09-16 21:17:51 +020084 for (i = 0; i < ARRAY_SIZE(altera_fpga); i++) {
85 if (desc->family == altera_fpga[i].family)
86 break;
87 }
wdenk9b7f3842003-10-09 20:09:04 +000088
Marek Vasutf5d25e42014-09-16 21:17:51 +020089 if (i == ARRAY_SIZE(altera_fpga)) {
90 printf("%s: Unsupported family type, %d\n", fn, desc->family);
91 return NULL;
wdenk9b7f3842003-10-09 20:09:04 +000092 }
93
Marek Vasutf5d25e42014-09-16 21:17:51 +020094 return &altera_fpga[i];
wdenk5b845b62002-08-21 21:57:24 +000095}
96
Marek Vasutf5d25e42014-09-16 21:17:51 +020097int altera_load(Altera_desc *desc, const void *buf, size_t bsize)
wdenk5b845b62002-08-21 21:57:24 +000098{
Marek Vasutf5d25e42014-09-16 21:17:51 +020099 const struct altera_fpga *fpga = altera_desc_to_fpga(desc, __func__);
wdenk9b7f3842003-10-09 20:09:04 +0000100
Marek Vasutf5d25e42014-09-16 21:17:51 +0200101 if (!fpga)
Marek Vasut18221352014-09-16 20:29:24 +0200102 return FPGA_FAIL;
Marek Vasut18221352014-09-16 20:29:24 +0200103
Marek Vasutf5d25e42014-09-16 21:17:51 +0200104 debug_cond(FPGA_DEBUG, "%s: Launching the %s Loader...\n",
105 __func__, fpga->name);
106 if (fpga->load)
107 return fpga->load(desc, buf, bsize);
108 return 0;
109}
wdenk9b7f3842003-10-09 20:09:04 +0000110
Marek Vasutf5d25e42014-09-16 21:17:51 +0200111int altera_dump(Altera_desc *desc, const void *buf, size_t bsize)
112{
113 const struct altera_fpga *fpga = altera_desc_to_fpga(desc, __func__);
wdenk9b7f3842003-10-09 20:09:04 +0000114
Marek Vasutf5d25e42014-09-16 21:17:51 +0200115 if (!fpga)
116 return FPGA_FAIL;
117
118 debug_cond(FPGA_DEBUG, "%s: Launching the %s Reader...\n",
119 __func__, fpga->name);
120 if (fpga->dump)
121 return fpga->dump(desc, buf, bsize);
122 return 0;
wdenk5b845b62002-08-21 21:57:24 +0000123}
124
Marek Vasut18221352014-09-16 20:29:24 +0200125int altera_info(Altera_desc *desc)
wdenk5b845b62002-08-21 21:57:24 +0000126{
Marek Vasutf5d25e42014-09-16 21:17:51 +0200127 const struct altera_fpga *fpga = altera_desc_to_fpga(desc, __func__);
wdenk9b7f3842003-10-09 20:09:04 +0000128
Marek Vasutf5d25e42014-09-16 21:17:51 +0200129 if (!fpga)
Marek Vasut18221352014-09-16 20:29:24 +0200130 return FPGA_FAIL;
wdenk9b7f3842003-10-09 20:09:04 +0000131
Marek Vasutf5d25e42014-09-16 21:17:51 +0200132 printf("Family: \t%s\n", fpga->name);
wdenk9b7f3842003-10-09 20:09:04 +0000133
Marek Vasut18221352014-09-16 20:29:24 +0200134 printf("Interface type:\t");
135 switch (desc->iface) {
136 case passive_serial:
137 printf("Passive Serial (PS)\n");
138 break;
139 case passive_parallel_synchronous:
140 printf("Passive Parallel Synchronous (PPS)\n");
141 break;
142 case passive_parallel_asynchronous:
143 printf("Passive Parallel Asynchronous (PPA)\n");
144 break;
145 case passive_serial_asynchronous:
146 printf("Passive Serial Asynchronous (PSA)\n");
147 break;
148 case altera_jtag_mode: /* Not used */
149 printf("JTAG Mode\n");
150 break;
151 case fast_passive_parallel:
152 printf("Fast Passive Parallel (FPP)\n");
153 break;
154 case fast_passive_parallel_security:
155 printf("Fast Passive Parallel with Security (FPPS)\n");
156 break;
157 /* Add new interface types here */
158 default:
159 printf("Unsupported interface type, %d\n", desc->iface);
160 }
161
162 printf("Device Size: \t%zd bytes\n"
163 "Cookie: \t0x%x (%d)\n",
164 desc->size, desc->cookie, desc->cookie);
wdenk9b7f3842003-10-09 20:09:04 +0000165
Marek Vasut18221352014-09-16 20:29:24 +0200166 if (desc->iface_fns) {
167 printf("Device Function Table @ 0x%p\n", desc->iface_fns);
Marek Vasutf5d25e42014-09-16 21:17:51 +0200168 if (fpga->info)
169 fpga->info(desc);
wdenk9b7f3842003-10-09 20:09:04 +0000170 } else {
Marek Vasut18221352014-09-16 20:29:24 +0200171 printf("No Device Function Table.\n");
wdenk9b7f3842003-10-09 20:09:04 +0000172 }
173
Marek Vasutf5d25e42014-09-16 21:17:51 +0200174 return FPGA_SUCCESS;
wdenk9b7f3842003-10-09 20:09:04 +0000175}