blob: e4bcae5bb5e18137691529d3c85c33f55572bb81 [file] [log] [blame]
Aleksandar Gerasimovski032bdbc2021-02-22 18:18:11 +00001/* SPDX-License-Identifier: GPL-2.0+ */
2/*
3 * Copyright 2020 Hitachi Power Grids. All rights reserved.
4 */
5
6#ifndef __CONFIG_PG_WCOM_SELI8_H
7#define __CONFIG_PG_WCOM_SELI8_H
8
9#define CONFIG_HOSTNAME "SELI8"
10
11#define CONFIG_KM_UBI_PARTITION_NAME_BOOT "ubi0"
12#define CONFIG_KM_UBI_PARTITION_NAME_APP "ubi1"
13
14/* PAXK FPGA Definitions */
Tom Rini6a5dccc2022-11-16 13:10:41 -050015#define CFG_SYS_CSPR3_EXT (0x00)
16#define CFG_SYS_CSPR3 (CSPR_PHYS_ADDR(CONFIG_SYS_PAX_BASE) | \
Aleksandar Gerasimovski032bdbc2021-02-22 18:18:11 +000017 CSPR_PORT_SIZE_8 | \
18 CSPR_MSEL_GPCM | \
19 CSPR_V)
Tom Rini6a5dccc2022-11-16 13:10:41 -050020#define CFG_SYS_AMASK3 IFC_AMASK(64 * 1024)
21#define CFG_SYS_CSOR3 (CSOR_GPCM_ADM_SHIFT(0x4) | \
Aleksandar Gerasimovski032bdbc2021-02-22 18:18:11 +000022 CSOR_GPCM_TRHZ_40)
Tom Rini6a5dccc2022-11-16 13:10:41 -050023#define CFG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x6) | \
Aleksandar Gerasimovski032bdbc2021-02-22 18:18:11 +000024 FTIM0_GPCM_TEADC(0x7) | \
25 FTIM0_GPCM_TEAHC(0x2))
Tom Rini6a5dccc2022-11-16 13:10:41 -050026#define CFG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x2) | \
Aleksandar Gerasimovski032bdbc2021-02-22 18:18:11 +000027 FTIM1_GPCM_TRAD(0x12))
Tom Rini6a5dccc2022-11-16 13:10:41 -050028#define CFG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x3) | \
Aleksandar Gerasimovski032bdbc2021-02-22 18:18:11 +000029 FTIM2_GPCM_TCH(0x1) | \
30 FTIM2_GPCM_TWP(0x12))
Tom Rini6a5dccc2022-11-16 13:10:41 -050031#define CFG_SYS_CS3_FTIM3 0x04000000
Aleksandar Gerasimovski032bdbc2021-02-22 18:18:11 +000032
33/* PRST */
34#define KM_LIU_RST 0
35#define KM_PAXK_RST 1
36#define KM_DBG_ETH_RST 15
37
38/* QRIO GPIOs used for deblocking */
39#define KM_I2C_DEBLOCK_PORT QRIO_GPIO_A
40#define KM_I2C_DEBLOCK_SCL 20
41#define KM_I2C_DEBLOCK_SDA 21
42
43#include "km/pg-wcom-ls102xa.h"
44
45#endif /* __CONFIG_PG_WCOM_SELI8_H */