Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 2 | /* |
Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 3 | * Copyright 2014 Freescale Semiconductor, Inc. |
Rajesh Bhagat | aec3801 | 2021-11-09 16:30:38 +0530 | [diff] [blame] | 4 | * Copyright 2020-2021 NXP |
Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 5 | */ |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 6 | |
| 7 | #ifndef __CONFIG_H |
| 8 | #define __CONFIG_H |
| 9 | |
Simon Glass | fb64e36 | 2020-05-10 11:40:09 -0600 | [diff] [blame] | 10 | #include <linux/stringify.h> |
| 11 | |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 12 | /* |
vijay rai | 27cdc77 | 2014-03-31 11:46:34 +0530 | [diff] [blame] | 13 | * T104x RDB board configuration file |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 14 | */ |
Prabhakar Kushwaha | c4c10d1 | 2014-10-29 22:33:09 +0530 | [diff] [blame] | 15 | #include <asm/config_mpc85xx.h> |
| 16 | |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 17 | #ifdef CONFIG_RAMBOOT_PBL |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 18 | #define RESET_VECTOR_OFFSET 0x27FFC |
| 19 | #define BOOT_PAGE_OFFSET 0x27000 |
| 20 | |
Miquel Raynal | d093536 | 2019-10-03 19:50:03 +0200 | [diff] [blame] | 21 | #ifdef CONFIG_MTD_RAW_NAND |
Udit Agarwal | d2dd2f7 | 2019-11-07 16:11:39 +0000 | [diff] [blame] | 22 | #ifdef CONFIG_NXP_ESBC |
Sumit Garg | afaca2a | 2016-07-14 12:27:52 -0400 | [diff] [blame] | 23 | #define CONFIG_U_BOOT_HDR_SIZE (16 << 10) |
| 24 | /* |
| 25 | * HDR would be appended at end of image and copied to DDR along |
| 26 | * with U-Boot image. |
| 27 | */ |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 28 | #define CFG_SYS_NAND_U_BOOT_SIZE ((768 << 10) + \ |
Sumit Garg | afaca2a | 2016-07-14 12:27:52 -0400 | [diff] [blame] | 29 | CONFIG_U_BOOT_HDR_SIZE) |
| 30 | #else |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 31 | #define CFG_SYS_NAND_U_BOOT_SIZE (768 << 10) |
Sumit Garg | afaca2a | 2016-07-14 12:27:52 -0400 | [diff] [blame] | 32 | #endif |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 33 | #define CFG_SYS_NAND_U_BOOT_DST 0x30000000 |
| 34 | #define CFG_SYS_NAND_U_BOOT_START 0x30000000 |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 35 | #endif |
| 36 | |
| 37 | #ifdef CONFIG_SPIFLASH |
Tang Yuantian | 25ccd5d | 2014-07-23 17:27:53 +0800 | [diff] [blame] | 38 | #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 39 | #define CFG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10) |
| 40 | #define CFG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000) |
| 41 | #define CFG_SYS_SPI_FLASH_U_BOOT_START (0x30000000) |
| 42 | #define CFG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10) |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 43 | #endif |
| 44 | |
| 45 | #ifdef CONFIG_SDCARD |
Tang Yuantian | 25ccd5d | 2014-07-23 17:27:53 +0800 | [diff] [blame] | 46 | #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 47 | #define CFG_SYS_MMC_U_BOOT_SIZE (768 << 10) |
| 48 | #define CFG_SYS_MMC_U_BOOT_DST (0x30000000) |
| 49 | #define CFG_SYS_MMC_U_BOOT_START (0x30000000) |
| 50 | #define CFG_SYS_MMC_U_BOOT_OFFS (260 << 10) |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 51 | #endif |
| 52 | |
| 53 | #endif |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 54 | |
| 55 | /* High Level Configuration Options */ |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 56 | |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 57 | #ifndef CONFIG_RESET_VECTOR_ADDRESS |
| 58 | #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc |
| 59 | #endif |
| 60 | |
Tom Rini | 0a2bac7 | 2022-11-16 13:10:29 -0500 | [diff] [blame] | 61 | #define CFG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 62 | |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 63 | /* |
| 64 | * These can be toggled for performance analysis, otherwise use default. |
| 65 | */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 66 | #define CFG_SYS_INIT_L2CSR0 L2CSR0_L2E |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 67 | #ifdef CONFIG_DDR_ECC |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 68 | #define CONFIG_MEM_INIT_VALUE 0xdeadbeef |
| 69 | #endif |
| 70 | |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 71 | /* |
| 72 | * Config the L3 Cache as L3 SRAM |
| 73 | */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 74 | #define CFG_SYS_INIT_L3_ADDR 0xFFFC0000 |
Sumit Garg | afaca2a | 2016-07-14 12:27:52 -0400 | [diff] [blame] | 75 | /* |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 76 | * For Secure Boot CFG_SYS_INIT_L3_ADDR will be redefined and hence |
| 77 | * Physical address (CFG_SYS_INIT_L3_ADDR) and virtual address |
| 78 | * (CFG_SYS_INIT_L3_VADDR) will be different. |
Sumit Garg | afaca2a | 2016-07-14 12:27:52 -0400 | [diff] [blame] | 79 | */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 80 | #define CFG_SYS_INIT_L3_VADDR 0xFFFC0000 |
Tom Rini | 5cd7ece | 2019-11-18 20:02:10 -0500 | [diff] [blame] | 81 | #define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024) |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 82 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 83 | #define CFG_SYS_DCSRBAR 0xf0000000 |
| 84 | #define CFG_SYS_DCSRBAR_PHYS 0xf00000000ull |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 85 | |
| 86 | /* |
| 87 | * DDR Setup |
| 88 | */ |
| 89 | #define CONFIG_VERY_BIG_RAM |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 90 | #define CFG_SYS_DDR_SDRAM_BASE 0x00000000 |
| 91 | #define CFG_SYS_SDRAM_BASE CFG_SYS_DDR_SDRAM_BASE |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 92 | |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 93 | #define SPD_EEPROM_ADDRESS 0x51 |
| 94 | |
Tom Rini | bb4dd96 | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 95 | #define CFG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */ |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 96 | |
| 97 | /* |
| 98 | * IFC Definitions |
| 99 | */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 100 | #define CFG_SYS_FLASH_BASE 0xe8000000 |
| 101 | #define CFG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CFG_SYS_FLASH_BASE) |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 102 | |
Tom Rini | 7b577ba | 2022-11-16 13:10:25 -0500 | [diff] [blame] | 103 | #define CFG_SYS_NOR_CSPR_EXT (0xf) |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 104 | #define CFG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CFG_SYS_FLASH_BASE) | \ |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 105 | CSPR_PORT_SIZE_16 | \ |
| 106 | CSPR_MSEL_NOR | \ |
| 107 | CSPR_V) |
Tom Rini | 7b577ba | 2022-11-16 13:10:25 -0500 | [diff] [blame] | 108 | #define CFG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) |
Sandeep Singh | 4fb16a1 | 2014-06-05 18:49:57 +0530 | [diff] [blame] | 109 | |
| 110 | /* |
| 111 | * TDM Definition |
| 112 | */ |
| 113 | #define T1040_TDM_QUIRK_CCSR_BASE 0xfe000000 |
| 114 | |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 115 | /* NOR Flash Timing Params */ |
Tom Rini | 7b577ba | 2022-11-16 13:10:25 -0500 | [diff] [blame] | 116 | #define CFG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80 |
| 117 | #define CFG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 118 | FTIM0_NOR_TEADC(0x5) | \ |
| 119 | FTIM0_NOR_TEAHC(0x5)) |
Tom Rini | 7b577ba | 2022-11-16 13:10:25 -0500 | [diff] [blame] | 120 | #define CFG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 121 | FTIM1_NOR_TRAD_NOR(0x1A) |\ |
| 122 | FTIM1_NOR_TSEQRAD_NOR(0x13)) |
Tom Rini | 7b577ba | 2022-11-16 13:10:25 -0500 | [diff] [blame] | 123 | #define CFG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 124 | FTIM2_NOR_TCH(0x4) | \ |
| 125 | FTIM2_NOR_TWPH(0x0E) | \ |
| 126 | FTIM2_NOR_TWP(0x1c)) |
Tom Rini | 7b577ba | 2022-11-16 13:10:25 -0500 | [diff] [blame] | 127 | #define CFG_SYS_NOR_FTIM3 0x0 |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 128 | |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 129 | #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ |
| 130 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 131 | #define CFG_SYS_FLASH_BANKS_LIST {CFG_SYS_FLASH_BASE_PHYS} |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 132 | |
| 133 | /* CPLD on IFC */ |
Prabhakar Kushwaha | e5e6633 | 2014-04-03 16:50:05 +0530 | [diff] [blame] | 134 | #define CPLD_LBMAP_MASK 0x3F |
| 135 | #define CPLD_BANK_SEL_MASK 0x07 |
| 136 | #define CPLD_BANK_OVERRIDE 0x40 |
| 137 | #define CPLD_LBMAP_ALTBANK 0x44 /* BANK OR | BANK 4 */ |
| 138 | #define CPLD_LBMAP_DFLTBANK 0x40 /* BANK OR | BANK0 */ |
| 139 | #define CPLD_LBMAP_RESET 0xFF |
| 140 | #define CPLD_LBMAP_SHIFT 0x03 |
Priyanka Jain | e7597fe | 2015-06-05 15:29:02 +0530 | [diff] [blame] | 141 | |
York Sun | e9c8dcf | 2016-11-18 13:44:00 -0800 | [diff] [blame] | 142 | #if defined(CONFIG_TARGET_T1042RDB_PI) |
Jason Jin | dd6377a | 2014-03-19 10:47:56 +0800 | [diff] [blame] | 143 | #define CPLD_DIU_SEL_DFP 0x80 |
York Sun | d08610d | 2016-11-21 11:04:34 -0800 | [diff] [blame] | 144 | #elif defined(CONFIG_TARGET_T1042D4RDB) |
Priyanka Jain | e7597fe | 2015-06-05 15:29:02 +0530 | [diff] [blame] | 145 | #define CPLD_DIU_SEL_DFP 0xc0 |
Jason Jin | dd6377a | 2014-03-19 10:47:56 +0800 | [diff] [blame] | 146 | #endif |
Prabhakar Kushwaha | e5e6633 | 2014-04-03 16:50:05 +0530 | [diff] [blame] | 147 | |
York Sun | 2c15601 | 2016-11-21 10:46:53 -0800 | [diff] [blame] | 148 | #if defined(CONFIG_TARGET_T1040D4RDB) |
Priyanka Jain | e7597fe | 2015-06-05 15:29:02 +0530 | [diff] [blame] | 149 | #define CPLD_INT_MASK_ALL 0xFF |
| 150 | #define CPLD_INT_MASK_THERM 0x80 |
| 151 | #define CPLD_INT_MASK_DVI_DFP 0x40 |
| 152 | #define CPLD_INT_MASK_QSGMII1 0x20 |
| 153 | #define CPLD_INT_MASK_QSGMII2 0x10 |
| 154 | #define CPLD_INT_MASK_SGMI1 0x08 |
| 155 | #define CPLD_INT_MASK_SGMI2 0x04 |
| 156 | #define CPLD_INT_MASK_TDMR1 0x02 |
| 157 | #define CPLD_INT_MASK_TDMR2 0x01 |
| 158 | #endif |
| 159 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 160 | #define CFG_SYS_CPLD_BASE 0xffdf0000 |
| 161 | #define CFG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CFG_SYS_CPLD_BASE) |
| 162 | #define CFG_SYS_CSPR2_EXT (0xf) |
| 163 | #define CFG_SYS_CSPR2 (CSPR_PHYS_ADDR(CFG_SYS_CPLD_BASE_PHYS) \ |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 164 | | CSPR_PORT_SIZE_8 \ |
| 165 | | CSPR_MSEL_GPCM \ |
| 166 | | CSPR_V) |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 167 | #define CFG_SYS_AMASK2 IFC_AMASK(64*1024) |
| 168 | #define CFG_SYS_CSOR2 0x0 |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 169 | /* CPLD Timing parameters for IFC CS2 */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 170 | #define CFG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 171 | FTIM0_GPCM_TEADC(0x0e) | \ |
| 172 | FTIM0_GPCM_TEAHC(0x0e)) |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 173 | #define CFG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \ |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 174 | FTIM1_GPCM_TRAD(0x1f)) |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 175 | #define CFG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ |
Shaohui Xie | c2bc460 | 2014-06-26 14:41:33 +0800 | [diff] [blame] | 176 | FTIM2_GPCM_TCH(0x8) | \ |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 177 | FTIM2_GPCM_TWP(0x1f)) |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 178 | #define CFG_SYS_CS2_FTIM3 0x0 |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 179 | |
| 180 | /* NAND Flash on IFC */ |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 181 | #define CFG_SYS_NAND_BASE 0xff800000 |
| 182 | #define CFG_SYS_NAND_BASE_PHYS (0xf00000000ull | CFG_SYS_NAND_BASE) |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 183 | |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 184 | #define CFG_SYS_NAND_CSPR_EXT (0xf) |
| 185 | #define CFG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CFG_SYS_NAND_BASE_PHYS) \ |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 186 | | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ |
| 187 | | CSPR_MSEL_NAND /* MSEL = NAND */ \ |
| 188 | | CSPR_V) |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 189 | #define CFG_SYS_NAND_AMASK IFC_AMASK(64*1024) |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 190 | |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 191 | #define CFG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 192 | | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ |
| 193 | | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ |
| 194 | | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \ |
| 195 | | CSOR_NAND_PGS_4K /* Page Size = 4K */ \ |
| 196 | | CSOR_NAND_SPRZ_224/* Spare size = 224 */ \ |
| 197 | | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ |
| 198 | |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 199 | /* ONFI NAND Flash mode0 Timing Params */ |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 200 | #define CFG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \ |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 201 | FTIM0_NAND_TWP(0x18) | \ |
| 202 | FTIM0_NAND_TWCHT(0x07) | \ |
| 203 | FTIM0_NAND_TWH(0x0a)) |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 204 | #define CFG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 205 | FTIM1_NAND_TWBE(0x39) | \ |
| 206 | FTIM1_NAND_TRR(0x0e) | \ |
| 207 | FTIM1_NAND_TRP(0x18)) |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 208 | #define CFG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \ |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 209 | FTIM2_NAND_TREH(0x0a) | \ |
| 210 | FTIM2_NAND_TWHRE(0x1e)) |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 211 | #define CFG_SYS_NAND_FTIM3 0x0 |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 212 | |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 213 | #define CFG_SYS_NAND_BASE_LIST { CFG_SYS_NAND_BASE } |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 214 | |
Miquel Raynal | d093536 | 2019-10-03 19:50:03 +0200 | [diff] [blame] | 215 | #if defined(CONFIG_MTD_RAW_NAND) |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 216 | #define CFG_SYS_CSPR0_EXT CFG_SYS_NAND_CSPR_EXT |
| 217 | #define CFG_SYS_CSPR0 CFG_SYS_NAND_CSPR |
| 218 | #define CFG_SYS_AMASK0 CFG_SYS_NAND_AMASK |
| 219 | #define CFG_SYS_CSOR0 CFG_SYS_NAND_CSOR |
| 220 | #define CFG_SYS_CS0_FTIM0 CFG_SYS_NAND_FTIM0 |
| 221 | #define CFG_SYS_CS0_FTIM1 CFG_SYS_NAND_FTIM1 |
| 222 | #define CFG_SYS_CS0_FTIM2 CFG_SYS_NAND_FTIM2 |
| 223 | #define CFG_SYS_CS0_FTIM3 CFG_SYS_NAND_FTIM3 |
| 224 | #define CFG_SYS_CSPR1_EXT CFG_SYS_NOR_CSPR_EXT |
| 225 | #define CFG_SYS_CSPR1 CFG_SYS_NOR_CSPR |
| 226 | #define CFG_SYS_AMASK1 CFG_SYS_NOR_AMASK |
| 227 | #define CFG_SYS_CSOR1 CFG_SYS_NOR_CSOR |
| 228 | #define CFG_SYS_CS1_FTIM0 CFG_SYS_NOR_FTIM0 |
| 229 | #define CFG_SYS_CS1_FTIM1 CFG_SYS_NOR_FTIM1 |
| 230 | #define CFG_SYS_CS1_FTIM2 CFG_SYS_NOR_FTIM2 |
| 231 | #define CFG_SYS_CS1_FTIM3 CFG_SYS_NOR_FTIM3 |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 232 | #else |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 233 | #define CFG_SYS_CSPR0_EXT CFG_SYS_NOR_CSPR_EXT |
| 234 | #define CFG_SYS_CSPR0 CFG_SYS_NOR_CSPR |
| 235 | #define CFG_SYS_AMASK0 CFG_SYS_NOR_AMASK |
| 236 | #define CFG_SYS_CSOR0 CFG_SYS_NOR_CSOR |
| 237 | #define CFG_SYS_CS0_FTIM0 CFG_SYS_NOR_FTIM0 |
| 238 | #define CFG_SYS_CS0_FTIM1 CFG_SYS_NOR_FTIM1 |
| 239 | #define CFG_SYS_CS0_FTIM2 CFG_SYS_NOR_FTIM2 |
| 240 | #define CFG_SYS_CS0_FTIM3 CFG_SYS_NOR_FTIM3 |
| 241 | #define CFG_SYS_CSPR1_EXT CFG_SYS_NAND_CSPR_EXT |
| 242 | #define CFG_SYS_CSPR1 CFG_SYS_NAND_CSPR |
| 243 | #define CFG_SYS_AMASK1 CFG_SYS_NAND_AMASK |
| 244 | #define CFG_SYS_CSOR1 CFG_SYS_NAND_CSOR |
| 245 | #define CFG_SYS_CS1_FTIM0 CFG_SYS_NAND_FTIM0 |
| 246 | #define CFG_SYS_CS1_FTIM1 CFG_SYS_NAND_FTIM1 |
| 247 | #define CFG_SYS_CS1_FTIM2 CFG_SYS_NAND_FTIM2 |
| 248 | #define CFG_SYS_CS1_FTIM3 CFG_SYS_NAND_FTIM3 |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 249 | #endif |
| 250 | |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 251 | /* define to use L1 as initial stack */ |
| 252 | #define CONFIG_L1_INIT_RAM |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 253 | #define CFG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ |
| 254 | #define CFG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf |
| 255 | #define CFG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000 |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 256 | /* The assembler doesn't like typecast */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 257 | #define CFG_SYS_INIT_RAM_ADDR_PHYS \ |
| 258 | ((CFG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ |
| 259 | CFG_SYS_INIT_RAM_ADDR_PHYS_LOW) |
| 260 | #define CFG_SYS_INIT_RAM_SIZE 0x00004000 |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 261 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 262 | #define CFG_SYS_INIT_SP_OFFSET (CFG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 263 | |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 264 | /* Serial Port - controlled on board with jumper J8 |
| 265 | * open - index 2 |
| 266 | * shorted - index 1 |
| 267 | */ |
Tom Rini | df6a215 | 2022-11-16 13:10:28 -0500 | [diff] [blame] | 268 | #define CFG_SYS_NS16550_CLK (get_bus_freq(0)/2) |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 269 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 270 | #define CFG_SYS_BAUDRATE_TABLE \ |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 271 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} |
| 272 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 273 | #define CFG_SYS_NS16550_COM1 (CFG_SYS_CCSRBAR+0x11C500) |
| 274 | #define CFG_SYS_NS16550_COM2 (CFG_SYS_CCSRBAR+0x11C600) |
| 275 | #define CFG_SYS_NS16550_COM3 (CFG_SYS_CCSRBAR+0x11D500) |
| 276 | #define CFG_SYS_NS16550_COM4 (CFG_SYS_CCSRBAR+0x11D600) |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 277 | |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 278 | /* I2C bus multiplexer */ |
| 279 | #define I2C_MUX_PCA_ADDR 0x70 |
| 280 | #define I2C_MUX_CH_DEFAULT 0x8 |
vijay rai | 27cdc77 | 2014-03-31 11:46:34 +0530 | [diff] [blame] | 281 | |
York Sun | 097aa60 | 2016-11-21 11:25:26 -0800 | [diff] [blame] | 282 | #if defined(CONFIG_TARGET_T1042RDB_PI) || \ |
| 283 | defined(CONFIG_TARGET_T1040D4RDB) || \ |
| 284 | defined(CONFIG_TARGET_T1042D4RDB) |
vijay rai | 27cdc77 | 2014-03-31 11:46:34 +0530 | [diff] [blame] | 285 | /* |
| 286 | * RTC configuration |
| 287 | */ |
| 288 | #define RTC |
| 289 | #define CONFIG_RTC_DS1337 1 |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 290 | #define CFG_SYS_I2C_RTC_ADDR 0x68 |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 291 | |
vijay rai | 27cdc77 | 2014-03-31 11:46:34 +0530 | [diff] [blame] | 292 | /*DVI encoder*/ |
| 293 | #define CONFIG_HDMI_ENCODER_I2C_ADDR 0x75 |
| 294 | #endif |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 295 | |
| 296 | /* |
| 297 | * eSPI - Enhanced SPI |
| 298 | */ |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 299 | |
| 300 | /* |
| 301 | * General PCI |
| 302 | * Memory space is mapped 1-1, but I/O space must start from 0. |
| 303 | */ |
| 304 | |
| 305 | #ifdef CONFIG_PCI |
| 306 | /* controller 1, direct to uli, tgtid 3, Base address 20000 */ |
| 307 | #ifdef CONFIG_PCIE1 |
Tom Rini | 56af659 | 2022-11-16 13:10:33 -0500 | [diff] [blame] | 308 | #define CFG_SYS_PCIE1_MEM_VIRT 0x80000000 |
| 309 | #define CFG_SYS_PCIE1_MEM_PHYS 0xc00000000ull |
| 310 | #define CFG_SYS_PCIE1_IO_VIRT 0xf8000000 |
| 311 | #define CFG_SYS_PCIE1_IO_PHYS 0xff8000000ull |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 312 | #endif |
| 313 | |
| 314 | /* controller 2, Slot 2, tgtid 2, Base address 201000 */ |
| 315 | #ifdef CONFIG_PCIE2 |
Tom Rini | 56af659 | 2022-11-16 13:10:33 -0500 | [diff] [blame] | 316 | #define CFG_SYS_PCIE2_MEM_VIRT 0x90000000 |
| 317 | #define CFG_SYS_PCIE2_MEM_PHYS 0xc10000000ull |
| 318 | #define CFG_SYS_PCIE2_IO_VIRT 0xf8010000 |
| 319 | #define CFG_SYS_PCIE2_IO_PHYS 0xff8010000ull |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 320 | #endif |
| 321 | |
| 322 | /* controller 3, Slot 1, tgtid 1, Base address 202000 */ |
| 323 | #ifdef CONFIG_PCIE3 |
Tom Rini | 56af659 | 2022-11-16 13:10:33 -0500 | [diff] [blame] | 324 | #define CFG_SYS_PCIE3_MEM_VIRT 0xa0000000 |
| 325 | #define CFG_SYS_PCIE3_MEM_PHYS 0xc20000000ull |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 326 | #endif |
| 327 | |
| 328 | /* controller 4, Base address 203000 */ |
| 329 | #ifdef CONFIG_PCIE4 |
Tom Rini | 56af659 | 2022-11-16 13:10:33 -0500 | [diff] [blame] | 330 | #define CFG_SYS_PCIE4_MEM_VIRT 0xb0000000 |
| 331 | #define CFG_SYS_PCIE4_MEM_PHYS 0xc30000000ull |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 332 | #endif |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 333 | #endif /* CONFIG_PCI */ |
| 334 | |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 335 | /* |
| 336 | * USB |
| 337 | */ |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 338 | |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 339 | #ifdef CONFIG_MMC |
Tom Rini | 376b88a | 2022-10-28 20:27:13 -0400 | [diff] [blame] | 340 | #define CFG_SYS_FSL_ESDHC_ADDR CFG_SYS_MPC85xx_ESDHC_ADDR |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 341 | #endif |
| 342 | |
| 343 | /* Qman/Bman */ |
| 344 | #ifndef CONFIG_NOBQFMAN |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 345 | #define CFG_SYS_BMAN_NUM_PORTALS 10 |
| 346 | #define CFG_SYS_BMAN_MEM_BASE 0xf4000000 |
| 347 | #define CFG_SYS_BMAN_MEM_PHYS 0xff4000000ull |
| 348 | #define CFG_SYS_BMAN_MEM_SIZE 0x02000000 |
| 349 | #define CFG_SYS_BMAN_SP_CENA_SIZE 0x4000 |
| 350 | #define CFG_SYS_BMAN_SP_CINH_SIZE 0x1000 |
| 351 | #define CFG_SYS_BMAN_CENA_BASE CFG_SYS_BMAN_MEM_BASE |
| 352 | #define CFG_SYS_BMAN_CENA_SIZE (CFG_SYS_BMAN_MEM_SIZE >> 1) |
| 353 | #define CFG_SYS_BMAN_CINH_BASE (CFG_SYS_BMAN_MEM_BASE + \ |
| 354 | CFG_SYS_BMAN_CENA_SIZE) |
| 355 | #define CFG_SYS_BMAN_CINH_SIZE (CFG_SYS_BMAN_MEM_SIZE >> 1) |
| 356 | #define CFG_SYS_BMAN_SWP_ISDR_REG 0xE08 |
| 357 | #define CFG_SYS_QMAN_NUM_PORTALS 10 |
| 358 | #define CFG_SYS_QMAN_MEM_BASE 0xf6000000 |
| 359 | #define CFG_SYS_QMAN_MEM_PHYS 0xff6000000ull |
| 360 | #define CFG_SYS_QMAN_MEM_SIZE 0x02000000 |
| 361 | #define CFG_SYS_QMAN_SP_CINH_SIZE 0x1000 |
| 362 | #define CFG_SYS_QMAN_CENA_SIZE (CFG_SYS_QMAN_MEM_SIZE >> 1) |
| 363 | #define CFG_SYS_QMAN_CINH_BASE (CFG_SYS_QMAN_MEM_BASE + \ |
| 364 | CFG_SYS_QMAN_CENA_SIZE) |
| 365 | #define CFG_SYS_QMAN_CINH_SIZE (CFG_SYS_QMAN_MEM_SIZE >> 1) |
| 366 | #define CFG_SYS_QMAN_SWP_ISDR_REG 0xE08 |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 367 | #endif /* CONFIG_NOBQFMAN */ |
| 368 | |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 369 | #ifdef CONFIG_FMAN_ENET |
York Sun | 5e47155 | 2016-11-21 11:08:49 -0800 | [diff] [blame] | 370 | #if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1042RDB) |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 371 | #define CFG_SYS_SGMII1_PHY_ADDR 0x03 |
York Sun | 2c15601 | 2016-11-21 10:46:53 -0800 | [diff] [blame] | 372 | #elif defined(CONFIG_TARGET_T1040D4RDB) |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 373 | #define CFG_SYS_SGMII1_PHY_ADDR 0x01 |
York Sun | d08610d | 2016-11-21 11:04:34 -0800 | [diff] [blame] | 374 | #elif defined(CONFIG_TARGET_T1042D4RDB) |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 375 | #define CFG_SYS_SGMII1_PHY_ADDR 0x02 |
| 376 | #define CFG_SYS_SGMII2_PHY_ADDR 0x03 |
| 377 | #define CFG_SYS_SGMII3_PHY_ADDR 0x01 |
Priyanka Jain | e7597fe | 2015-06-05 15:29:02 +0530 | [diff] [blame] | 378 | #endif |
| 379 | |
York Sun | 097aa60 | 2016-11-21 11:25:26 -0800 | [diff] [blame] | 380 | #if defined(CONFIG_TARGET_T1040D4RDB) || defined(CONFIG_TARGET_T1042D4RDB) |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 381 | #define CFG_SYS_RGMII1_PHY_ADDR 0x04 |
| 382 | #define CFG_SYS_RGMII2_PHY_ADDR 0x05 |
Priyanka Jain | e7597fe | 2015-06-05 15:29:02 +0530 | [diff] [blame] | 383 | #else |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 384 | #define CFG_SYS_RGMII1_PHY_ADDR 0x01 |
| 385 | #define CFG_SYS_RGMII2_PHY_ADDR 0x02 |
vijay rai | 27cdc77 | 2014-03-31 11:46:34 +0530 | [diff] [blame] | 386 | #endif |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 387 | |
Codrin Ciubotariu | b29e5e2 | 2015-01-21 11:54:12 +0200 | [diff] [blame] | 388 | /* Enable VSC9953 L2 Switch driver on T1040 SoC */ |
York Sun | 37cdf5d | 2016-11-18 13:31:27 -0800 | [diff] [blame] | 389 | #if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1040D4RDB) |
Codrin Ciubotariu | b29e5e2 | 2015-01-21 11:54:12 +0200 | [diff] [blame] | 390 | #define CONFIG_VSC9953 |
York Sun | 37cdf5d | 2016-11-18 13:31:27 -0800 | [diff] [blame] | 391 | #ifdef CONFIG_TARGET_T1040RDB |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 392 | #define CFG_SYS_FM1_QSGMII11_PHY_ADDR 0x04 |
| 393 | #define CFG_SYS_FM1_QSGMII21_PHY_ADDR 0x08 |
Priyanka Jain | e7597fe | 2015-06-05 15:29:02 +0530 | [diff] [blame] | 394 | #else |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 395 | #define CFG_SYS_FM1_QSGMII11_PHY_ADDR 0x08 |
| 396 | #define CFG_SYS_FM1_QSGMII21_PHY_ADDR 0x0c |
Priyanka Jain | e7597fe | 2015-06-05 15:29:02 +0530 | [diff] [blame] | 397 | #endif |
Codrin Ciubotariu | b29e5e2 | 2015-01-21 11:54:12 +0200 | [diff] [blame] | 398 | #endif |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 399 | #endif |
| 400 | |
| 401 | /* |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 402 | * Miscellaneous configurable options |
| 403 | */ |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 404 | |
| 405 | /* |
| 406 | * For booting Linux, the board info and command line data |
| 407 | * have to be in the first 64 MB of memory, since this is |
| 408 | * the maximum mapped by the Linux kernel during initialization. |
| 409 | */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 410 | #define CFG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/ |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 411 | |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 412 | /* |
Prabhakar Kushwaha | 3d1b4bf | 2014-04-02 17:26:23 +0530 | [diff] [blame] | 413 | * Dynamic MTD Partition support with mtdparts |
| 414 | */ |
Prabhakar Kushwaha | 3d1b4bf | 2014-04-02 17:26:23 +0530 | [diff] [blame] | 415 | |
| 416 | /* |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 417 | * Environment Configuration |
| 418 | */ |
| 419 | #define CONFIG_ROOTPATH "/opt/nfsroot" |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 420 | #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/ |
| 421 | |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 422 | #define __USB_PHY_TYPE utmi |
vijay rai | 6eb8e0c | 2014-08-19 12:46:53 +0530 | [diff] [blame] | 423 | #define RAMDISKFILE "t104xrdb/ramdisk.uboot" |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 424 | |
York Sun | 37cdf5d | 2016-11-18 13:31:27 -0800 | [diff] [blame] | 425 | #ifdef CONFIG_TARGET_T1040RDB |
vijay rai | 27cdc77 | 2014-03-31 11:46:34 +0530 | [diff] [blame] | 426 | #define FDTFILE "t1040rdb/t1040rdb.dtb" |
York Sun | e9c8dcf | 2016-11-18 13:44:00 -0800 | [diff] [blame] | 427 | #elif defined(CONFIG_TARGET_T1042RDB_PI) |
vijay rai | 6eb8e0c | 2014-08-19 12:46:53 +0530 | [diff] [blame] | 428 | #define FDTFILE "t1042rdb_pi/t1042rdb_pi.dtb" |
York Sun | 5e47155 | 2016-11-21 11:08:49 -0800 | [diff] [blame] | 429 | #elif defined(CONFIG_TARGET_T1042RDB) |
vijay rai | 6eb8e0c | 2014-08-19 12:46:53 +0530 | [diff] [blame] | 430 | #define FDTFILE "t1042rdb/t1042rdb.dtb" |
York Sun | 2c15601 | 2016-11-21 10:46:53 -0800 | [diff] [blame] | 431 | #elif defined(CONFIG_TARGET_T1040D4RDB) |
Priyanka Jain | e7597fe | 2015-06-05 15:29:02 +0530 | [diff] [blame] | 432 | #define FDTFILE "t1042rdb/t1040d4rdb.dtb" |
York Sun | d08610d | 2016-11-21 11:04:34 -0800 | [diff] [blame] | 433 | #elif defined(CONFIG_TARGET_T1042D4RDB) |
Priyanka Jain | e7597fe | 2015-06-05 15:29:02 +0530 | [diff] [blame] | 434 | #define FDTFILE "t1042rdb/t1042d4rdb.dtb" |
vijay rai | 27cdc77 | 2014-03-31 11:46:34 +0530 | [diff] [blame] | 435 | #endif |
| 436 | |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 437 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
Priyanka Jain | 9495ef3 | 2014-01-27 14:07:11 +0530 | [diff] [blame] | 438 | "hwconfig=fsl_ddr:bank_intlv=cs0_cs1;" \ |
| 439 | "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\ |
| 440 | "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\ |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 441 | "netdev=eth0\0" \ |
| 442 | "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ |
Simon Glass | 72cc538 | 2022-10-20 18:22:39 -0600 | [diff] [blame] | 443 | "ubootaddr=" __stringify(CONFIG_TEXT_BASE) "\0" \ |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 444 | "tftpflash=tftpboot $loadaddr $uboot && " \ |
| 445 | "protect off $ubootaddr +$filesize && " \ |
| 446 | "erase $ubootaddr +$filesize && " \ |
| 447 | "cp.b $loadaddr $ubootaddr $filesize && " \ |
| 448 | "protect on $ubootaddr +$filesize && " \ |
| 449 | "cmp.b $loadaddr $ubootaddr $filesize\0" \ |
| 450 | "consoledev=ttyS0\0" \ |
| 451 | "ramdiskaddr=2000000\0" \ |
vijay rai | 27cdc77 | 2014-03-31 11:46:34 +0530 | [diff] [blame] | 452 | "ramdiskfile=" __stringify(RAMDISKFILE) "\0" \ |
Scott Wood | b7f4b85 | 2016-07-19 17:52:06 -0500 | [diff] [blame] | 453 | "fdtaddr=1e00000\0" \ |
vijay rai | 27cdc77 | 2014-03-31 11:46:34 +0530 | [diff] [blame] | 454 | "fdtfile=" __stringify(FDTFILE) "\0" \ |
Kim Phillips | 1dedccc | 2014-05-14 19:33:45 -0500 | [diff] [blame] | 455 | "bdev=sda3\0" |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 456 | |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 457 | #include <asm/fsl_secure_boot.h> |
Aneesh Bansal | 962021a | 2016-01-22 16:37:22 +0530 | [diff] [blame] | 458 | |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 459 | #endif /* __CONFIG_H */ |