blob: bde9e770e52aa4002ef475042bea84d6b59265e3 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
wdenke65527f2004-02-12 00:47:09 +00002/*
3 * Configuation settings for the Motorola MC5282EVB board.
4 *
5 * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de>
wdenke65527f2004-02-12 00:47:09 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
wdenkabf7a7c2003-12-08 01:34:36 +000012#ifndef _CONFIG_M5282EVB_H
13#define _CONFIG_M5282EVB_H
14
wdenke65527f2004-02-12 00:47:09 +000015/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
wdenke65527f2004-02-12 00:47:09 +000019
Tom Rini6a5dccc2022-11-16 13:10:41 -050020#define CFG_SYS_UART_PORT (0)
wdenkabf7a7c2003-12-08 01:34:36 +000021
TsiChungLiew1692b482007-08-15 20:32:06 -050022#undef CONFIG_MONITOR_IS_IN_RAM /* define if monitor is started from a pre-loader */
wdenke65527f2004-02-12 00:47:09 +000023
24/* Configuration for environment
25 * Environment is embedded in u-boot in the second sector of the flash
26 */
wdenke65527f2004-02-12 00:47:09 +000027
angelo@sysam.it6312a952015-03-29 22:54:16 +020028#define LDS_BOARD_TEXT \
29 . = DEFINED(env_offset) ? env_offset : .; \
Simon Glass547cb402017-08-03 12:21:49 -060030 env/embedded.o(.text*);
angelo@sysam.it6312a952015-03-29 22:54:16 +020031
TsiChungLiew1692b482007-08-15 20:32:06 -050032#ifdef CONFIG_MCFFEC
TsiChungLiew1692b482007-08-15 20:32:06 -050033# define CONFIG_IPADDR 192.162.1.2
34# define CONFIG_NETMASK 255.255.255.0
35# define CONFIG_SERVERIP 192.162.1.1
36# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiew1692b482007-08-15 20:32:06 -050037#endif /* CONFIG_MCFFEC */
38
Mario Six790d8442018-03-28 14:38:20 +020039#define CONFIG_HOSTNAME "M5282EVB"
TsiChungLiew1692b482007-08-15 20:32:06 -050040#define CONFIG_EXTRA_ENV_SETTINGS \
41 "netdev=eth0\0" \
42 "loadaddr=10000\0" \
43 "u-boot=u-boot.bin\0" \
44 "load=tftp ${loadaddr) ${u-boot}\0" \
45 "upd=run load; run prog\0" \
46 "prog=prot off ffe00000 ffe3ffff;" \
47 "era ffe00000 ffe3ffff;" \
48 "cp.b ${loadaddr} ffe00000 ${filesize};"\
49 "save\0" \
50 ""
wdenke65527f2004-02-12 00:47:09 +000051
Tom Rini6a5dccc2022-11-16 13:10:41 -050052#define CFG_SYS_CLK 64000000
wdenke65527f2004-02-12 00:47:09 +000053
TsiChungLiew1692b482007-08-15 20:32:06 -050054/* PLL Configuration: Ext Clock * 6 (see table 9-4 of MCF user manual) */
55
Tom Rini6a5dccc2022-11-16 13:10:41 -050056#define CFG_SYS_MFD 0x02 /* PLL Multiplication Factor Devider */
57#define CFG_SYS_RFD 0x00 /* PLL Reduce Frecuency Devider */
wdenke65527f2004-02-12 00:47:09 +000058
59/*
60 * Low Level Configuration Settings
61 * (address mappings, register initial values, etc.)
62 * You should know what you are doing if you make changes here.
63 */
Tom Rini6a5dccc2022-11-16 13:10:41 -050064#define CFG_SYS_MBAR 0x40000000
wdenke65527f2004-02-12 00:47:09 +000065
wdenke65527f2004-02-12 00:47:09 +000066/*-----------------------------------------------------------------------
67 * Definitions for initial stack pointer and data area (in DPRAM)
68 */
Tom Rini6a5dccc2022-11-16 13:10:41 -050069#define CFG_SYS_INIT_RAM_ADDR 0x20000000
70#define CFG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
wdenke65527f2004-02-12 00:47:09 +000071
72/*-----------------------------------------------------------------------
73 * Start addresses for the final memory configuration
74 * (Set up by the startup code)
Tom Rinibb4dd962022-11-16 13:10:37 -050075 * Please note that CFG_SYS_SDRAM_BASE _must_ start at 0
wdenke65527f2004-02-12 00:47:09 +000076 */
Tom Rinibb4dd962022-11-16 13:10:37 -050077#define CFG_SYS_SDRAM_BASE 0x00000000
78#define CFG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
Tom Rini6a5dccc2022-11-16 13:10:41 -050079#define CFG_SYS_FLASH_BASE CFG_SYS_CS0_BASE
80#define CFG_SYS_INT_FLASH_BASE 0xf0000000
81#define CFG_SYS_INT_FLASH_ENABLE 0x21
wdenke65527f2004-02-12 00:47:09 +000082
wdenke65527f2004-02-12 00:47:09 +000083/*
84 * For booting Linux, the board info and command line data
85 * have to be in the first 8 MB of memory, since this is
86 * the maximum mapped by the Linux kernel during initialization ??
87 */
Tom Rini6a5dccc2022-11-16 13:10:41 -050088#define CFG_SYS_BOOTMAPSZ (CFG_SYS_SDRAM_BASE + (CFG_SYS_SDRAM_SIZE << 20))
wdenke65527f2004-02-12 00:47:09 +000089
90/*-----------------------------------------------------------------------
91 * FLASH organization
92 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020093#ifdef CONFIG_SYS_FLASH_CFI
TsiChungLiew1692b482007-08-15 20:32:06 -050094
Tom Rini6a5dccc2022-11-16 13:10:41 -050095# define CFG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
96# define CFG_SYS_FLASH_BANKS_LIST { CFG_SYS_FLASH_BASE }
TsiChungLiew1692b482007-08-15 20:32:06 -050097#endif
wdenke65527f2004-02-12 00:47:09 +000098
99/*-----------------------------------------------------------------------
100 * Cache Configuration
101 */
wdenke65527f2004-02-12 00:47:09 +0000102
Tom Rini6a5dccc2022-11-16 13:10:41 -0500103#define ICACHE_STATUS (CFG_SYS_INIT_RAM_ADDR + \
104 CFG_SYS_INIT_RAM_SIZE - 8)
105#define DCACHE_STATUS (CFG_SYS_INIT_RAM_ADDR + \
106 CFG_SYS_INIT_RAM_SIZE - 4)
107#define CFG_SYS_ICACHE_INV (CF_CACR_CINV + CF_CACR_DCM)
108#define CFG_SYS_CACHE_ACR0 (CFG_SYS_SDRAM_BASE | \
Tom Rinibb4dd962022-11-16 13:10:37 -0500109 CF_ADDRMASK(CFG_SYS_SDRAM_SIZE) | \
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600110 CF_ACR_EN | CF_ACR_SM_ALL)
Tom Rini6a5dccc2022-11-16 13:10:41 -0500111#define CFG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_DISD | \
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600112 CF_CACR_CEIB | CF_CACR_DBWE | \
113 CF_CACR_EUSP)
114
wdenke65527f2004-02-12 00:47:09 +0000115/*-----------------------------------------------------------------------
116 * Memory bank definitions
117 */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500118#define CFG_SYS_CS0_BASE 0xFFE00000
119#define CFG_SYS_CS0_CTRL 0x00001980
120#define CFG_SYS_CS0_MASK 0x001F0001
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000121
wdenke65527f2004-02-12 00:47:09 +0000122/*-----------------------------------------------------------------------
123 * Port configuration
124 */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500125#define CFG_SYS_PACNT 0x0000000 /* Port A D[31:24] */
126#define CFG_SYS_PADDR 0x0000000
127#define CFG_SYS_PADAT 0x0000000
TsiChungLiew1692b482007-08-15 20:32:06 -0500128
Tom Rini6a5dccc2022-11-16 13:10:41 -0500129#define CFG_SYS_PBCNT 0x0000000 /* Port B D[23:16] */
130#define CFG_SYS_PBDDR 0x0000000
131#define CFG_SYS_PBDAT 0x0000000
wdenkabf7a7c2003-12-08 01:34:36 +0000132
Tom Rini6a5dccc2022-11-16 13:10:41 -0500133#define CFG_SYS_PDCNT 0x0000000 /* Port D D[07:00] */
TsiChungLiew1692b482007-08-15 20:32:06 -0500134
Tom Rini6a5dccc2022-11-16 13:10:41 -0500135#define CFG_SYS_PEHLPAR 0xC0
136#define CFG_SYS_PUAPAR 0x0F /* UA0..UA3 = Uart 0 +1 */
137#define CFG_SYS_DDRUA 0x05
138#define CFG_SYS_PJPAR 0xFF
wdenkabf7a7c2003-12-08 01:34:36 +0000139
TsiChungLiew1692b482007-08-15 20:32:06 -0500140#endif /* _CONFIG_M5282EVB_H */