blob: 296eb682e1c6a00b68694eb23cd7a0b2379c69da [file] [log] [blame]
Sricharan9310ff72011-11-15 09:49:55 -05001/*
2 * (C) Copyright 2010
3 * Texas Instruments Incorporated, <www.ti.com>
4 *
SRICHARAN R359824e2012-03-12 02:25:35 +00005 * Sricharan R <r.sricharan@ti.com>
Sricharan9310ff72011-11-15 09:49:55 -05006 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25#ifndef _EVM5430_MUX_DATA_H
26#define _EVM5430_MUX_DATA_H
27
28#include <asm/arch/mux_omap5.h>
29
30const struct pad_conf_entry core_padconf_array_essential[] = {
31
SRICHARAN R359824e2012-03-12 02:25:35 +000032 {EMMC_CLK, (PTU | IEN | M0)}, /* EMMC_CLK */
33 {EMMC_CMD, (PTU | IEN | M0)}, /* EMMC_CMD */
34 {EMMC_DATA0, (PTU | IEN | M0)}, /* EMMC_DATA0 */
35 {EMMC_DATA1, (PTU | IEN | M0)}, /* EMMC_DATA1 */
36 {EMMC_DATA2, (PTU | IEN | M0)}, /* EMMC_DATA2 */
37 {EMMC_DATA3, (PTU | IEN | M0)}, /* EMMC_DATA3 */
38 {EMMC_DATA4, (PTU | IEN | M0)}, /* EMMC_DATA4 */
39 {EMMC_DATA5, (PTU | IEN | M0)}, /* EMMC_DATA5 */
40 {EMMC_DATA6, (PTU | IEN | M0)}, /* EMMC_DATA6 */
41 {EMMC_DATA7, (PTU | IEN | M0)}, /* EMMC_DATA7 */
42 {SDCARD_CLK, (PTU | IEN | M0)}, /* SDCARD_CLK */
43 {SDCARD_CMD, (PTU | IEN | M0)}, /* SDCARD_CMD */
44 {SDCARD_DATA0, (PTU | IEN | M0)}, /* SDCARD_DATA0*/
45 {SDCARD_DATA1, (PTU | IEN | M0)}, /* SDCARD_DATA1*/
46 {SDCARD_DATA2, (PTU | IEN | M0)}, /* SDCARD_DATA2*/
47 {SDCARD_DATA3, (PTU | IEN | M0)}, /* SDCARD_DATA3*/
48 {UART3_RX_IRRX, (PTU | IEN | M0)}, /* UART3_RX_IRRX */
49 {UART3_TX_IRTX, (M0)}, /* UART3_TX_IRTX */
Sricharan9310ff72011-11-15 09:49:55 -050050
51};
52
53const struct pad_conf_entry wkup_padconf_array_essential[] = {
54
SRICHARAN R359824e2012-03-12 02:25:35 +000055 {SR_PMIC_SCL, (PTU | IEN | M0)}, /* SR_PMIC_SCL */
56 {SR_PMIC_SDA, (PTU | IEN | M0)}, /* SR_PMIC_SDA */
57 {SYS_32K, (IEN | M0)}, /* SYS_32K */
Sricharan9310ff72011-11-15 09:49:55 -050058
59};
60
61const struct pad_conf_entry core_padconf_array_non_essential[] = {
SRICHARAN R359824e2012-03-12 02:25:35 +000062
63 {C2C_DATAIN0, (IEN | M0)}, /* C2C_DATAIN0 */
64 {C2C_DATAIN1, (IEN | M0)}, /* C2C_DATAIN1 */
65 {C2C_DATAIN2, (IEN | M0)}, /* C2C_DATAIN2 */
66 {C2C_DATAIN3, (IEN | M0)}, /* C2C_DATAIN3 */
67 {C2C_DATAIN4, (IEN | M0)}, /* C2C_DATAIN4 */
68 {C2C_DATAIN5, (IEN | M0)}, /* C2C_DATAIN5 */
69 {C2C_DATAIN6, (IEN | M0)}, /* C2C_DATAIN6 */
70 {C2C_DATAIN7, (IEN | M0)}, /* C2C_DATAIN7 */
71 {C2C_CLKIN1, (IEN | M0)}, /* C2C_CLKIN1 */
72 {C2C_CLKIN0, (IEN | M0)}, /* C2C_CLKIN0 */
73 {C2C_CLKOUT0, (M0)}, /* C2C_CLKOUT0 */
74 {C2C_CLKOUT1, (M0)}, /* C2C_CLKOUT1 */
75 {C2C_DATAOUT0, (M0)}, /* C2C_DATAOUT0 */
76 {C2C_DATAOUT1, (M0)}, /* C2C_DATAOUT1 */
77 {C2C_DATAOUT2, (M0)}, /* C2C_DATAOUT2 */
78 {C2C_DATAOUT3, (M0)}, /* C2C_DATAOUT3 */
79 {C2C_DATAOUT4, (M0)}, /* C2C_DATAOUT4 */
80 {C2C_DATAOUT5, (M0)}, /* C2C_DATAOUT5 */
81 {C2C_DATAOUT6, (M0)}, /* C2C_DATAOUT6 */
82 {C2C_DATAOUT7, (M0)}, /* C2C_DATAOUT7 */
83 {C2C_DATA8, (IEN | M0)}, /* C2C_DATA8 */
84 {C2C_DATA9, (IEN | M0)}, /* C2C_DATA9 */
85 {C2C_DATA10, (IEN | M0)}, /* C2C_DATA10 */
86 {C2C_DATA11, (IEN | M0)}, /* C2C_DATA11 */
87 {C2C_DATA12, (IEN | M0)}, /* C2C_DATA12 */
88 {C2C_DATA13, (IEN | M0)}, /* C2C_DATA13 */
89 {C2C_DATA14, (IEN | M0)}, /* C2C_DATA14 */
90 {C2C_DATA15, (IEN | M0)}, /* C2C_DATA15 */
91 {LLIB_WAKEREQOUT, (PTU | IEN | M6)}, /* GPIO2_32 */
92 {LLIA_WAKEREQOUT, (M1)}, /* C2C_WAKEREQOUT */
93 {HSI1_ACREADY, (PTD | M6)}, /* GPIO3_64 */
94 {HSI1_CAREADY, (PTD | M6)}, /* GPIO3_65 */
95 {HSI1_ACWAKE, (PTD | IEN | M6)}, /* GPIO3_66 */
96 {HSI1_CAWAKE, (PTU | IEN | M6)}, /* GPIO3_67 */
97 {HSI1_ACFLAG, (PTD | IEN | M6)}, /* GPIO3_68 */
98 {HSI1_ACDATA, (PTD | M6)}, /* GPIO3_69 */
99 {HSI1_CAFLAG, (M6)}, /* GPIO3_70 */
100 {HSI1_CADATA, (M6)}, /* GPIO3_71 */
101 {UART1_TX, (M0)}, /* UART1_TX */
102 {UART1_CTS, (PTU | IEN | M0)}, /* UART1_CTS */
103 {UART1_RX, (PTU | IEN | M0)}, /* UART1_RX */
104 {UART1_RTS, (M0)}, /* UART1_RTS */
105 {HSI2_CAREADY, (IEN | M0)}, /* HSI2_CAREADY */
106 {HSI2_ACREADY, (OFF_EN | M0)}, /* HSI2_ACREADY */
107 {HSI2_CAWAKE, (IEN | PTD | M0)}, /* HSI2_CAWAKE */
108 {HSI2_ACWAKE, (M0)}, /* HSI2_ACWAKE */
109 {HSI2_CAFLAG, (IEN | PTD | M0)}, /* HSI2_CAFLAG */
110 {HSI2_CADATA, (IEN | PTD | M0)}, /* HSI2_CADATA */
111 {HSI2_ACFLAG, (M0)}, /* HSI2_ACFLAG */
112 {HSI2_ACDATA, (M0)}, /* HSI2_ACDATA */
113 {UART2_RTS, (IEN | M1)}, /* MCSPI3_SOMI */
114 {UART2_CTS, (IEN | M1)}, /* MCSPI3_CS0 */
115 {UART2_RX, (IEN | M1)}, /* MCSPI3_SIMO */
116 {UART2_TX, (IEN | M1)}, /* MCSPI3_CLK */
117 {USBB1_HSIC_STROBE, (PTU | IEN | M0)}, /* USBB1_HSIC_STROBE */
118 {USBB1_HSIC_DATA, (PTU | IEN | M0)}, /* USBB1_HSIC_DATA */
119 {USBB2_HSIC_STROBE, (PTU | IEN | M0)}, /* USBB2_HSIC_STROBE */
120 {USBB2_HSIC_DATA, (PTU | IEN | M0)}, /* USBB2_HSIC_DATA */
121 {TIMER10_PWM_EVT, (IEN | M0)}, /* TIMER10_PWM_EVT */
122 {DSIPORTA_TE0, (IEN | M0)}, /* DSIPORTA_TE0 */
123 {DSIPORTA_LANE0X, (IEN | M0)}, /* DSIPORTA_LANE0X */
124 {DSIPORTA_LANE0Y, (IEN | M0)}, /* DSIPORTA_LANE0Y */
125 {DSIPORTA_LANE1X, (IEN | M0)}, /* DSIPORTA_LANE1X */
126 {DSIPORTA_LANE1Y, (IEN | M0)}, /* DSIPORTA_LANE1Y */
127 {DSIPORTA_LANE2X, (IEN | M0)}, /* DSIPORTA_LANE2X */
128 {DSIPORTA_LANE2Y, (IEN | M0)}, /* DSIPORTA_LANE2Y */
129 {DSIPORTA_LANE3X, (IEN | M0)}, /* DSIPORTA_LANE3X */
130 {DSIPORTA_LANE3Y, (IEN | M0)}, /* DSIPORTA_LANE3Y */
131 {DSIPORTA_LANE4X, (IEN | M0)}, /* DSIPORTA_LANE4X */
132 {DSIPORTA_LANE4Y, (IEN | M0)}, /* DSIPORTA_LANE4Y */
133 {TIMER9_PWM_EVT, (IEN | M0)}, /* TIMER9_PWM_EVT */
134 {DSIPORTC_TE0, (IEN | M0)}, /* DSIPORTC_TE0 */
135 {DSIPORTC_LANE0X, (IEN | M0)}, /* DSIPORTC_LANE0X */
136 {DSIPORTC_LANE0Y, (IEN | M0)}, /* DSIPORTC_LANE0Y */
137 {DSIPORTC_LANE1X, (IEN | M0)}, /* DSIPORTC_LANE1X */
138 {DSIPORTC_LANE1Y, (IEN | M0)}, /* DSIPORTC_LANE1Y */
139 {DSIPORTC_LANE2X, (IEN | M0)}, /* DSIPORTC_LANE2X */
140 {DSIPORTC_LANE2Y, (IEN | M0)}, /* DSIPORTC_LANE2Y */
141 {DSIPORTC_LANE3X, (IEN | M0)}, /* DSIPORTC_LANE3X */
142 {DSIPORTC_LANE3Y, (IEN | M0)}, /* DSIPORTC_LANE3Y */
143 {DSIPORTC_LANE4X, (IEN | M0)}, /* DSIPORTC_LANE4X */
144 {DSIPORTC_LANE4Y, (IEN | M0)}, /* DSIPORTC_LANE4Y */
145 {RFBI_HSYNC0, (M4)}, /* KBD_COL5 */
146 {RFBI_TE_VSYNC0, (PTD | M6)}, /* GPIO6_161 */
147 {RFBI_RE, (M4)}, /* KBD_COL4 */
148 {RFBI_A0, (PTD | IEN | M6)}, /* GPIO6_165 */
149 {RFBI_DATA8, (M4)}, /* KBD_COL3 */
150 {RFBI_DATA9, (PTD | M6)}, /* GPIO6_175 */
151 {RFBI_DATA10, (PTD | M6)}, /* GPIO6_176 */
152 {RFBI_DATA11, (PTD | M6)}, /* GPIO6_177 */
153 {RFBI_DATA12, (PTD | M6)}, /* GPIO6_178 */
154 {RFBI_DATA13, (PTU | IEN | M6)}, /* GPIO6_179 */
155 {RFBI_DATA14, (M4)}, /* KBD_COL7 */
156 {RFBI_DATA15, (M4)}, /* KBD_COL6 */
157 {GPIO6_182, (M6)}, /* GPIO6_182 */
158 {GPIO6_183, (PTD | M6)}, /* GPIO6_183 */
159 {GPIO6_184, (M4)}, /* KBD_COL2 */
160 {GPIO6_185, (PTD | IEN | M6)}, /* GPIO6_185 */
161 {GPIO6_186, (PTD | M6)}, /* GPIO6_186 */
162 {GPIO6_187, (PTU | IEN | M4)}, /* KBD_ROW2 */
163 {RFBI_DATA0, (PTD | M6)}, /* GPIO6_166 */
164 {RFBI_DATA1, (PTD | M6)}, /* GPIO6_167 */
165 {RFBI_DATA2, (PTD | M6)}, /* GPIO6_168 */
166 {RFBI_DATA3, (PTD | IEN | M6)}, /* GPIO6_169 */
167 {RFBI_DATA4, (IEN | M6)}, /* GPIO6_170 */
168 {RFBI_DATA5, (IEN | M6)}, /* GPIO6_171 */
169 {RFBI_DATA6, (PTD | M6)}, /* GPIO6_172 */
170 {RFBI_DATA7, (PTD | M6)}, /* GPIO6_173 */
171 {RFBI_CS0, (PTD | IEN | M6)}, /* GPIO6_163 */
172 {RFBI_WE, (PTD | M6)}, /* GPIO6_162 */
173 {MCSPI2_CS0, (M0)}, /* MCSPI2_CS0 */
174 {MCSPI2_CLK, (IEN | M0)}, /* MCSPI2_CLK */
175 {MCSPI2_SIMO, (IEN | M0)}, /* MCSPI2_SIMO*/
176 {MCSPI2_SOMI, (PTU | IEN | M0)}, /* MCSPI2_SOMI*/
177 {I2C4_SCL, (IEN | M0)}, /* I2C4_SCL */
178 {I2C4_SDA, (IEN | M0)}, /* I2C4_SDA */
179 {HDMI_CEC, (IEN | M0)}, /* HDMI_CEC */
180 {HDMI_HPD, (PTD | IEN | M0)}, /* HDMI_HPD */
181 {HDMI_DDC_SCL, (IEN | M0)}, /* HDMI_DDC_SCL */
182 {HDMI_DDC_SDA, (IEN | M0)}, /* HDMI_DDC_SDA */
183 {CSIPORTA_LANE0X, (IEN | M0)}, /* CSIPORTA_LANE0X */
184 {CSIPORTA_LANE0Y, (IEN | M0)}, /* CSIPORTA_LANE0Y */
185 {CSIPORTA_LANE1Y, (IEN | M0)}, /* CSIPORTA_LANE1Y */
186 {CSIPORTA_LANE1X, (IEN | M0)}, /* CSIPORTA_LANE1X */
187 {CSIPORTA_LANE2Y, (IEN | M0)}, /* CSIPORTA_LANE2Y */
188 {CSIPORTA_LANE2X, (IEN | M0)}, /* CSIPORTA_LANE2X */
189 {CSIPORTA_LANE3X, (IEN | M0)}, /* CSIPORTA_LANE3X */
190 {CSIPORTA_LANE3Y, (IEN | M0)}, /* CSIPORTA_LANE3Y */
191 {CSIPORTA_LANE4X, (IEN | M0)}, /* CSIPORTA_LANE4X */
192 {CSIPORTA_LANE4Y, (IEN | M0)}, /* CSIPORTA_LANE4Y */
193 {CSIPORTB_LANE0X, (IEN | M0)}, /* CSIPORTB_LANE0X */
194 {CSIPORTB_LANE0Y, (IEN | M0)}, /* CSIPORTB_LANE0Y */
195 {CSIPORTB_LANE1Y, (IEN | M0)}, /* CSIPORTB_LANE1Y */
196 {CSIPORTB_LANE1X, (IEN | M0)}, /* CSIPORTB_LANE1X */
197 {CSIPORTB_LANE2Y, (IEN | M0)}, /* CSIPORTB_LANE2Y */
198 {CSIPORTB_LANE2X, (IEN | M0)}, /* CSIPORTB_LANE2X */
199 {CSIPORTC_LANE0Y, (IEN | M0)}, /* CSIPORTC_LANE0Y */
200 {CSIPORTC_LANE0X, (IEN | M0)}, /* CSIPORTC_LANE0X */
201 {CSIPORTC_LANE1Y, (IEN | M0)}, /* CSIPORTC_LANE1Y */
202 {CSIPORTC_LANE1X, (IEN | M0)}, /* CSIPORTC_LANE1X */
203 {CAM_SHUTTER, (M0)}, /* CAM_SHUTTER */
204 {CAM_STROBE, (M0)}, /* CAM_STROBE */
205 {CAM_GLOBALRESET, (IEN | M0)}, /* CAM_GLOBALRESET */
206 {TIMER11_PWM_EVT, (PTD | M6)}, /* GPIO8_227 */
207 {TIMER5_PWM_EVT, (PTD | M6)}, /* GPIO8_228 */
208 {TIMER6_PWM_EVT, (PTD | M6)}, /* GPIO8_229 */
209 {TIMER8_PWM_EVT, (PTU | M6)}, /* GPIO8_230 */
210 {I2C3_SCL, (IEN | M0)}, /* I2C3_SCL */
211 {I2C3_SDA, (IEN | M0)}, /* I2C3_SDA */
212 {GPIO8_233, (IEN | M2)}, /* TIMER8_PWM_EVT */
213 {ABE_CLKS, (IEN | M0)}, /* ABE_CLKS */
214 {ABEDMIC_DIN1, (IEN | M0)}, /* ABEDMIC_DIN1 */
215 {ABEDMIC_DIN2, (IEN | M0)}, /* ABEDMIC_DIN2 */
216 {ABEDMIC_DIN3, (IEN | M0)}, /* ABEDMIC_DIN3 */
217 {ABEDMIC_CLK1, (M0)}, /* ABEDMIC_CLK1 */
218 {ABEDMIC_CLK2, (IEN | M1)}, /* ABEMCBSP1_FSX */
219 {ABEDMIC_CLK3, (M1)}, /* ABEMCBSP1_DX */
220 {ABESLIMBUS1_CLOCK, (IEN | M1)}, /* ABEMCBSP1_CLKX */
221 {ABESLIMBUS1_DATA, (IEN | M1)}, /* ABEMCBSP1_DR */
222 {ABEMCBSP2_DR, (IEN | M0)}, /* ABEMCBSP2_DR */
223 {ABEMCBSP2_DX, (M0)}, /* ABEMCBSP2_DX */
224 {ABEMCBSP2_FSX, (IEN | M0)}, /* ABEMCBSP2_FSX */
225 {ABEMCBSP2_CLKX, (IEN | M0)}, /* ABEMCBSP2_CLKX */
226 {ABEMCPDM_UL_DATA, (PTD | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* ABEMCPDM_UL_DATA */
227 {ABEMCPDM_DL_DATA, (PTD | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* ABEMCPDM_DL_DATA */
228 {ABEMCPDM_FRAME, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* ABEMCPDM_FRAME */
229 {ABEMCPDM_LB_CLK, (PTD | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* ABEMCPDM_LB_CLK */
230 {WLSDIO_CLK, (PTU | IEN | M0)}, /* WLSDIO_CLK */
231 {WLSDIO_CMD, (PTU | IEN | M0)}, /* WLSDIO_CMD */
232 {WLSDIO_DATA0, (PTU | IEN | M0)}, /* WLSDIO_DATA0*/
233 {WLSDIO_DATA1, (PTU | IEN | M0)}, /* WLSDIO_DATA1*/
234 {WLSDIO_DATA2, (PTU | IEN | M0)}, /* WLSDIO_DATA2*/
235 {WLSDIO_DATA3, (PTU | IEN | M0)}, /* WLSDIO_DATA3*/
236 {UART5_RX, (PTU | IEN | M0)}, /* UART5_RX */
237 {UART5_TX, (M0)}, /* UART5_TX */
238 {UART5_CTS, (PTU | IEN | M0)}, /* UART5_CTS */
239 {UART5_RTS, (M0)}, /* UART5_RTS */
240 {I2C2_SCL, (IEN | M0)}, /* I2C2_SCL */
241 {I2C2_SDA, (IEN | M0)}, /* I2C2_SDA */
242 {MCSPI1_CLK, (M6)}, /* GPIO5_140 */
243 {MCSPI1_SOMI, (IEN | M6)}, /* GPIO5_141 */
244 {MCSPI1_SIMO, (PTD | M6)}, /* GPIO5_142 */
245 {MCSPI1_CS0, (PTD | M6)}, /* GPIO5_143 */
246 {MCSPI1_CS1, (PTD | IEN | M6)}, /* GPIO5_144 */
247 {I2C5_SCL, (IEN | M0)}, /* I2C5_SCL */
248 {I2C5_SDA, (IEN | M0)}, /* I2C5_SDA */
249 {PERSLIMBUS2_CLOCK, (PTD | M6)}, /* GPIO5_145 */
250 {PERSLIMBUS2_DATA, (PTD | IEN | M6)}, /* GPIO5_146 */
251 {UART6_TX, (PTU | IEN | M6)}, /* GPIO5_149 */
252 {UART6_RX, (PTU | IEN | M6)}, /* GPIO5_150 */
253 {UART6_CTS, (PTU | IEN | M6)}, /* GPIO5_151 */
254 {UART6_RTS, (PTU | M0)}, /* UART6_RTS */
255 {UART3_CTS_RCTX, (PTU | IEN | M6)}, /* GPIO5_153 */
256 {UART3_RTS_IRSD, (PTU | IEN | M1)}, /* HDQ_SIO */
257 {USBB3_HSIC_STROBE, (PTU | IEN | M0)}, /* USBB3_HSIC_STROBE*/
258 {USBB3_HSIC_DATA, (PTU | IEN | M0)}, /* USBB3_HSIC_DATA */
259 {USBD0_HS_DP, (IEN | M0)}, /* USBD0_HS_DP */
260 {USBD0_HS_DM, (IEN | M0)}, /* USBD0_HS_DM */
261 {USBD0_SS_RX, (IEN | M0)}, /* USBD0_SS_RX */
262 {I2C1_PMIC_SCL, (PTU | IEN | M0)}, /* I2C1_PMIC_SCL */
263 {I2C1_PMIC_SDA, (PTU | IEN | M0)}, /* I2C1_PMIC_SDA */
264
Sricharan9310ff72011-11-15 09:49:55 -0500265};
266
267const struct pad_conf_entry wkup_padconf_array_non_essential[] = {
SRICHARAN R359824e2012-03-12 02:25:35 +0000268
269/*
270 * This pad keeps C2C Module always enabled.
271 * Putting this in safe mode do not cause the issue.
272 * C2C driver could enable this mux setting if needed.
273 */
274 {LLIA_WAKEREQIN, (M7)}, /* SAFE MODE */
275 {LLIB_WAKEREQIN, (M7)}, /* SAFE MODE */
276 {DRM_EMU0, (PTU | IEN | M0)}, /* DRM_EMU0 */
277 {DRM_EMU1, (PTU | IEN | M0)}, /* DRM_EMU1 */
278 {JTAG_NTRST, (IEN | M0)}, /* JTAG_NTRST */
279 {JTAG_TCK, (IEN | M0)}, /* JTAG_TCK */
280 {JTAG_RTCK, (M0)}, /* JTAG_RTCK */
281 {JTAG_TMSC, (IEN | M0)}, /* JTAG_TMSC */
282 {JTAG_TDI, (IEN | M0)}, /* JTAG_TDI */
283 {JTAG_TDO, (M0)}, /* JTAG_TDO */
284 {FREF_CLK_IOREQ, (IEN | M0)}, /* FREF_CLK_IOREQ */
285 {FREF_CLK0_OUT, (M0)}, /* FREF_CLK0_OUT */
286 {FREF_CLK1_OUT, (M0)}, /* FREF_CLK1_OUT */
287 {FREF_CLK2_OUT, (M0)}, /* FREF_CLK2_OUT */
288 {FREF_CLK2_REQ, (PTU | IEN | M6)}, /* GPIO1_WK9 */
289 {FREF_CLK1_REQ, (PTD | IEN | M6)}, /* GPIO1_WK8 */
290 {SYS_NRESPWRON, (IEN | M0)}, /* SYS_NRESPWRON */
291 {SYS_NRESWARM, (PTU | IEN | M0)}, /* SYS_NRESWARM */
292 {SYS_PWR_REQ, (M0)}, /* SYS_PWR_REQ */
293 {SYS_NIRQ1, (PTU | IEN | M0)}, /* SYS_NIRQ1 */
294 {SYS_NIRQ2, (PTU | IEN | M0)}, /* SYS_NIRQ2 */
295 {SYS_BOOT0, (IEN | M0)}, /* SYS_BOOT0 */
296 {SYS_BOOT1, (IEN | M0)}, /* SYS_BOOT1 */
297 {SYS_BOOT2, (IEN | M0)}, /* SYS_BOOT2 */
298 {SYS_BOOT3, (IEN | M0)}, /* SYS_BOOT3 */
299 {SYS_BOOT4, (IEN | M0)}, /* SYS_BOOT4 */
300 {SYS_BOOT5, (IEN | M0)}, /* SYS_BOOT5 */
301
Sricharan9310ff72011-11-15 09:49:55 -0500302};
303
304#endif /* _EVM4430_MUX_DATA_H */