blob: 2f93248391f19931ccfa1a36a15befbd42ded56b [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Peter Baradae5b77e62011-12-19 19:54:51 +00002/*
3 * (C) Copyright 2011
4 * Logic Product Development <www.logicpd.com>
5 *
6 * Author :
7 * Peter Barada <peter.barada@logicpd.com>
8 *
9 * Derived from Beagle Board and 3430 SDP code by
10 * Richard Woodruff <r-woodruff2@ti.com>
11 * Syed Mohammed Khasim <khasim@ti.com>
Peter Baradae5b77e62011-12-19 19:54:51 +000012 */
13#include <common.h>
Adam Ford04c848a2015-09-02 09:18:20 -050014#include <dm.h>
15#include <ns16550.h>
Peter Baradae5b77e62011-12-19 19:54:51 +000016#include <netdev.h>
17#include <flash.h>
18#include <nand.h>
19#include <i2c.h>
Simon Glass36736182019-11-14 12:57:24 -070020#include <serial.h>
Peter Baradae5b77e62011-12-19 19:54:51 +000021#include <twl4030.h>
22#include <asm/io.h>
23#include <asm/arch/mmc_host_def.h>
24#include <asm/arch/mux.h>
25#include <asm/arch/mem.h>
26#include <asm/arch/sys_proto.h>
27#include <asm/gpio.h>
Adam Ford39ce1252018-08-21 10:43:30 -050028#include <asm/omap_mmc.h>
Peter Baradae5b77e62011-12-19 19:54:51 +000029#include <asm/mach-types.h>
Masahiro Yamada2b7a8732017-11-30 13:45:24 +090030#include <linux/mtd/rawnand.h>
Adam Fordd76b69c2016-01-31 13:34:39 -060031#include <asm/omap_musb.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090032#include <linux/errno.h>
Adam Fordd76b69c2016-01-31 13:34:39 -060033#include <linux/usb/ch9.h>
34#include <linux/usb/gadget.h>
35#include <linux/usb/musb.h>
Peter Baradae5b77e62011-12-19 19:54:51 +000036#include "omap3logic.h"
Adam Ford0c5b44f2017-08-13 07:36:14 -050037#ifdef CONFIG_USB_EHCI_HCD
38#include <usb.h>
39#include <asm/ehci-omap.h>
40#endif
Peter Baradae5b77e62011-12-19 19:54:51 +000041
42DECLARE_GLOBAL_DATA_PTR;
43
Adam Ford726ab5d2018-10-14 15:53:17 -050044#define LOGIC_MT28_DM37_ASYNC_GPMC_CONFIG1 0x00011203
45#define LOGIC_MT28_DM37_ASYNC_GPMC_CONFIG2 0x000A1302
46#define LOGIC_MT28_DM37_ASYNC_GPMC_CONFIG3 0x000F1302
47#define LOGIC_MT28_DM37_ASYNC_GPMC_CONFIG4 0x0A021303
48#define LOGIC_MT28_DM37_ASYNC_GPMC_CONFIG5 0x00120F18
49#define LOGIC_MT28_DM37_ASYNC_GPMC_CONFIG6 0x0A030000
50#define LOGIC_MT28_DM37_ASYNC_GPMC_CONFIG7 0x00000C50
51
52#define LOGIC_MT28_OMAP35_ASYNC_GPMC_CONFIG1 0x00011203
53#define LOGIC_MT28_OMAP35_ASYNC_GPMC_CONFIG2 0x00091102
54#define LOGIC_MT28_OMAP35_ASYNC_GPMC_CONFIG3 0x000D1102
55#define LOGIC_MT28_OMAP35_ASYNC_GPMC_CONFIG4 0x09021103
56#define LOGIC_MT28_OMAP35_ASYNC_GPMC_CONFIG5 0x00100D15
57#define LOGIC_MT28_OMAP35_ASYNC_GPMC_CONFIG6 0x09030000
58#define LOGIC_MT28_OMAP35_ASYNC_GPMC_CONFIG7 0x00000C50
59
Adam Ford5326c292016-01-29 20:12:34 -060060#ifdef CONFIG_SPL_OS_BOOT
61int spl_start_uboot(void)
62{
63 /* break into full u-boot on 'c' */
64 return serial_tstc() && serial_getc() == 'c';
65}
66#endif
67
68#if defined(CONFIG_SPL_BUILD)
69/*
70 * Routine: get_board_mem_timings
71 * Description: If we use SPL then there is no x-loader nor config header
72 * so we have to setup the DDR timings ourself on the first bank. This
73 * provides the timing values back to the function that configures
74 * the memory.
75 */
76void get_board_mem_timings(struct board_sdrc_timings *timings)
77{
78 timings->mr = MICRON_V_MR_165;
Adam Fordc3696922018-10-07 09:20:45 -050079
80 if (get_cpu_family() == CPU_OMAP36XX) {
81 /* 200 MHz works for OMAP36/DM37 */
82 /* 256MB DDR */
83 timings->mcfg = MICRON_V_MCFG_200(256 << 20);
84 timings->ctrla = MICRON_V_ACTIMA_200;
85 timings->ctrlb = MICRON_V_ACTIMB_200;
86 timings->rfr_ctrl = SDP_3430_SDRC_RFR_CTRL_200MHz;
87 } else {
88 /* 165 MHz works for OMAP35 */
89 timings->mcfg = MICRON_V_MCFG_165(256 << 20);
90 timings->ctrla = MICRON_V_ACTIMA_165;
91 timings->ctrlb = MICRON_V_ACTIMB_165;
92 timings->rfr_ctrl = SDP_3430_SDRC_RFR_CTRL_165MHz;
93 }
Adam Ford5326c292016-01-29 20:12:34 -060094}
Adam Ford9968e4a2017-12-04 17:54:50 -060095
96#define GPMC_NAND_COMMAND_0 (OMAP34XX_GPMC_BASE + 0x7c)
97#define GPMC_NAND_DATA_0 (OMAP34XX_GPMC_BASE + 0x84)
98#define GPMC_NAND_ADDRESS_0 (OMAP34XX_GPMC_BASE + 0x80)
99
100void spl_board_prepare_for_linux(void)
101{
102 /* The Micron NAND starts locked which
103 * prohibits mounting the NAND as RW
104 * The following commands are what unlocks
105 * the NAND to become RW Falcon Mode does not
106 * have as many smarts as U-Boot, but Logic PD
107 * only makes NAND with 512MB so these hard coded
108 * values should work for all current models
109 */
110
111 writeb(0x70, GPMC_NAND_COMMAND_0);
112 writeb(-1, GPMC_NAND_DATA_0);
113 writeb(0x7a, GPMC_NAND_COMMAND_0);
114 writeb(0x00, GPMC_NAND_ADDRESS_0);
115 writeb(0x00, GPMC_NAND_ADDRESS_0);
116 writeb(0x00, GPMC_NAND_ADDRESS_0);
117 writeb(-1, GPMC_NAND_COMMAND_0);
118
119 /* Begin address 0 */
120 writeb(NAND_CMD_UNLOCK1, 0x6e00007c);
121 writeb(0x00, GPMC_NAND_ADDRESS_0);
122 writeb(0x00, GPMC_NAND_ADDRESS_0);
123 writeb(0x00, GPMC_NAND_ADDRESS_0);
124 writeb(-1, GPMC_NAND_DATA_0);
125
126 /* Ending address at the end of Flash */
127 writeb(NAND_CMD_UNLOCK2, GPMC_NAND_COMMAND_0);
128 writeb(0xc0, GPMC_NAND_ADDRESS_0);
129 writeb(0xff, GPMC_NAND_ADDRESS_0);
130 writeb(0x03, GPMC_NAND_ADDRESS_0);
131 writeb(-1, GPMC_NAND_DATA_0);
132 writeb(0x79, GPMC_NAND_COMMAND_0);
133 writeb(-1, GPMC_NAND_DATA_0);
134 writeb(-1, GPMC_NAND_DATA_0);
135}
Adam Ford5326c292016-01-29 20:12:34 -0600136#endif
137
138/*
139 * Routine: misc_init_r
140 * Description: Configure board specific parts
141 */
142int misc_init_r(void)
143{
Adam Ford5326c292016-01-29 20:12:34 -0600144 twl4030_power_init();
Adam Fordce51e842019-11-03 16:18:27 -0600145 twl4030_power_mmc_init(0);
Adam Ford5326c292016-01-29 20:12:34 -0600146 omap_die_id_display();
Adam Ford5326c292016-01-29 20:12:34 -0600147 return 0;
148}
149
Adam Ford726ab5d2018-10-14 15:53:17 -0500150#if defined(CONFIG_FLASH_CFI_DRIVER)
151static const u32 gpmc_dm37_c2nor_config[] = {
152 LOGIC_MT28_DM37_ASYNC_GPMC_CONFIG1,
153 LOGIC_MT28_DM37_ASYNC_GPMC_CONFIG2,
154 LOGIC_MT28_DM37_ASYNC_GPMC_CONFIG3,
155 LOGIC_MT28_DM37_ASYNC_GPMC_CONFIG4,
156 LOGIC_MT28_DM37_ASYNC_GPMC_CONFIG5,
157 LOGIC_MT28_DM37_ASYNC_GPMC_CONFIG6,
158 LOGIC_MT28_DM37_ASYNC_GPMC_CONFIG7
159};
160
161static const u32 gpmc_omap35_c2nor_config[] = {
162 LOGIC_MT28_OMAP35_ASYNC_GPMC_CONFIG1,
163 LOGIC_MT28_OMAP35_ASYNC_GPMC_CONFIG2,
164 LOGIC_MT28_OMAP35_ASYNC_GPMC_CONFIG3,
165 LOGIC_MT28_OMAP35_ASYNC_GPMC_CONFIG4,
166 LOGIC_MT28_OMAP35_ASYNC_GPMC_CONFIG5,
167 LOGIC_MT28_OMAP35_ASYNC_GPMC_CONFIG6,
168 LOGIC_MT28_OMAP35_ASYNC_GPMC_CONFIG7
169};
170#endif
171
Peter Baradae5b77e62011-12-19 19:54:51 +0000172/*
Peter Baradae5b77e62011-12-19 19:54:51 +0000173 * Routine: board_init
174 * Description: Early hardware init.
175 */
176int board_init(void)
177{
Peter Baradae5b77e62011-12-19 19:54:51 +0000178 gpmc_init(); /* in SRAM or SDRAM, finish GPMC */
179
180 /* boot param addr */
181 gd->bd->bi_boot_params = (OMAP34XX_SDRC_CS0 + 0x100);
Adam Ford726ab5d2018-10-14 15:53:17 -0500182#if defined(CONFIG_FLASH_CFI_DRIVER)
183 if (get_cpu_family() == CPU_OMAP36XX) {
184 /* Enable CS2 for NOR Flash */
185 enable_gpmc_cs_config(gpmc_dm37_c2nor_config, &gpmc_cfg->cs[2],
186 0x10000000, GPMC_SIZE_64M);
187 } else {
188 enable_gpmc_cs_config(gpmc_omap35_c2nor_config, &gpmc_cfg->cs[2],
189 0x10000000, GPMC_SIZE_64M);
190 }
191#endif
Tom Rini3a23c422017-01-10 17:22:05 -0500192 return 0;
193}
194
195#ifdef CONFIG_BOARD_LATE_INIT
Adam Fordc1769042017-12-03 06:24:53 -0600196
197static void unlock_nand(void)
198{
199 int dev = nand_curr_device;
200 struct mtd_info *mtd;
201
202 mtd = get_nand_dev_by_index(dev);
203 nand_unlock(mtd, 0, mtd->size, 0);
204}
205
Tom Rini3a23c422017-01-10 17:22:05 -0500206int board_late_init(void)
207{
Adam Fordc1769042017-12-03 06:24:53 -0600208#ifdef CONFIG_CMD_NAND_LOCK_UNLOCK
209 unlock_nand();
210#endif
Adam Ford60da8c32016-02-17 21:49:49 -0600211 return 0;
212}
213#endif
214
Masahiro Yamada0a780172017-05-09 20:31:39 +0900215#if defined(CONFIG_MMC)
Paul Kocialkowski69559892014-11-08 20:55:47 +0100216void board_mmc_power_init(void)
217{
218 twl4030_power_mmc_init(0);
219}
220#endif
221
Peter Baradae5b77e62011-12-19 19:54:51 +0000222#ifdef CONFIG_SMC911X
223/* GPMC CS1 settings for Logic SOM LV/Torpedo LAN92xx Ethernet chip */
224static const u32 gpmc_lan92xx_config[] = {
225 NET_LAN92XX_GPMC_CONFIG1,
226 NET_LAN92XX_GPMC_CONFIG2,
227 NET_LAN92XX_GPMC_CONFIG3,
228 NET_LAN92XX_GPMC_CONFIG4,
229 NET_LAN92XX_GPMC_CONFIG5,
230 NET_LAN92XX_GPMC_CONFIG6,
231};
232
233int board_eth_init(bd_t *bis)
234{
235 enable_gpmc_cs_config(gpmc_lan92xx_config, &gpmc_cfg->cs[1],
236 CONFIG_SMC911X_BASE, GPMC_SIZE_16M);
237
238 return smc911x_initialize(0, CONFIG_SMC911X_BASE);
239}
240#endif