blob: cff18dcd63e91641c794492a8fdc239a81dae366 [file] [log] [blame]
Aleksandar Gerasimovski032bdbc2021-02-22 18:18:11 +00001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Copyright 2020 Hitachi Power Grids. All rights reserved.
4 */
5
6#include <common.h>
7#include <i2c.h>
8#include <asm/io.h>
9#include <asm/arch/immap_ls102xa.h>
10#include <asm/arch/clock.h>
11#include <asm/arch/fsl_serdes.h>
12#include <asm/arch/ls102xa_devdis.h>
13#include <asm/arch/ls102xa_soc.h>
14#include <hwconfig.h>
15#include <mmc.h>
16#include <fsl_csu.h>
17#include <fsl_esdhc.h>
18#include <fsl_ifc.h>
19#include <fsl_immap.h>
20#include <netdev.h>
21#include <fsl_mdio.h>
22#include <tsec.h>
23#include <fsl_sec.h>
24#include <fsl_devdis.h>
25#include <fsl_ddr.h>
26#include <spl.h>
27#include <fdt_support.h>
28#include <fsl_qe.h>
29#include <fsl_validate.h>
30
31#include "../common/common.h"
32#include "../common/qrio.h"
33
34DECLARE_GLOBAL_DATA_PTR;
35
36static uchar ivm_content[CONFIG_SYS_IVM_EEPROM_MAX_LEN];
37
38int checkboard(void)
39{
40 show_qrio();
41
42 return 0;
43}
44
45int dram_init(void)
46{
47 return fsl_initdram();
48}
49
50int board_early_init_f(void)
51{
52 struct ccsr_scfg *scfg = (struct ccsr_scfg *)CONFIG_SYS_FSL_SCFG_ADDR;
53 struct ccsr_gur __iomem *gur = (void *)CONFIG_SYS_FSL_GUTS_ADDR;
54 struct fsl_ifc ifc = {(void *)CONFIG_SYS_IFC_ADDR, (void *)NULL};
55
56 /* Disable unused MCK1 */
57 setbits_be32(&gur->ddrclkdr, 2);
58
59 /* IFC Global Configuration */
60 setbits_be32(&ifc.gregs->ifc_gcr, 12 << IFC_GCR_TBCTL_TRN_TIME_SHIFT);
61 setbits_be32(&ifc.gregs->ifc_ccr, IFC_CCR_CLK_DIV(3) |
62 IFC_CCR_INV_CLK_EN);
63
64 /* clear BD & FR bits for BE BD's and frame data */
65 clrbits_be32(&scfg->etsecdmamcr, SCFG_ETSECDMAMCR_LE_BD_FR);
66 out_be32(&scfg->etsecmcr, SCFG_ETSECCMCR_GE2_CLK125);
67
68 init_early_memctl_regs();
69
70 /* QRIO Configuration */
71 qrio_uprstreq(UPREQ_CORE_RST);
72
Aleksandar Gerasimovski3b24bbd2021-06-08 14:16:28 +000073#if CONFIG_IS_ENABLED(TARGET_PG_WCOM_SELI8)
74 qrio_prstcfg(KM_LIU_RST, PRSTCFG_POWUP_UNIT_RST);
75 qrio_wdmask(KM_LIU_RST, true);
Aleksandar Gerasimovski032bdbc2021-02-22 18:18:11 +000076
Aleksandar Gerasimovski3b24bbd2021-06-08 14:16:28 +000077 qrio_prstcfg(KM_PAXK_RST, PRSTCFG_POWUP_UNIT_RST);
78 qrio_wdmask(KM_PAXK_RST, true);
79#endif
80
81#if CONFIG_IS_ENABLED(TARGET_PG_WCOM_EXPU1)
82 qrio_prstcfg(WCOM_TMG_RST, PRSTCFG_POWUP_UNIT_RST);
83 qrio_wdmask(WCOM_TMG_RST, true);
84
85 qrio_prstcfg(WCOM_PHY_RST, PRSTCFG_POWUP_UNIT_RST);
86 qrio_prst(WCOM_PHY_RST, false, false);
87
88 qrio_prstcfg(WCOM_QSFP_RST, PRSTCFG_POWUP_UNIT_RST);
89 qrio_wdmask(WCOM_QSFP_RST, true);
Aleksandar Gerasimovski032bdbc2021-02-22 18:18:11 +000090
Aleksandar Gerasimovski3b24bbd2021-06-08 14:16:28 +000091 qrio_prstcfg(WCOM_CLIPS_RST, PRSTCFG_POWUP_UNIT_RST);
92 qrio_prst(WCOM_CLIPS_RST, false, false);
93#endif
Aleksandar Gerasimovski36514312021-11-16 12:51:47 +000094
95 /* deasset debug phy reset only if piggy is present */
Aleksandar Gerasimovski3b24bbd2021-06-08 14:16:28 +000096 qrio_prstcfg(KM_DBG_ETH_RST, PRSTCFG_POWUP_UNIT_CORE_RST);
Aleksandar Gerasimovski36514312021-11-16 12:51:47 +000097 qrio_prst(KM_DBG_ETH_RST, !qrio_get_pgy_pres_pin(), false);
Aleksandar Gerasimovski032bdbc2021-02-22 18:18:11 +000098
99 i2c_deblock_gpio_cfg();
100
Aleksandar Gerasimovski8e265622021-06-08 14:24:32 +0000101 /* enable the Unit LED (red) & Boot LED (on) */
102 qrio_set_leds();
103
104 /* enable Application Buffer */
105 qrio_enable_app_buffer();
106
Aleksandar Gerasimovski032bdbc2021-02-22 18:18:11 +0000107 arch_soc_init();
108
109 return 0;
110}
111
112int board_init(void)
113{
114 if (IS_ENABLED(CONFIG_SYS_FSL_ERRATUM_A010315))
115 erratum_a010315();
116
117 fsl_serdes_init();
118
119 ls102xa_smmu_stream_id_init();
120
121 u_qe_init();
122
123 return 0;
124}
125
126int board_late_init(void)
127{
128 return 0;
129}
130
131int misc_init_r(void)
132{
133 if (IS_ENABLED(CONFIG_FSL_DEVICE_DISABLE))
134 device_disable(devdis_tbl, ARRAY_SIZE(devdis_tbl));
135
136 ivm_read_eeprom(ivm_content, CONFIG_SYS_IVM_EEPROM_MAX_LEN,
137 CONFIG_PIGGY_MAC_ADDRESS_OFFSET);
138
139 return 0;
140}
141
142int ft_board_setup(void *blob, struct bd_info *bd)
143{
144 ft_cpu_setup(blob, bd);
145
146 if (IS_ENABLED(CONFIG_PCI))
147 ft_pci_setup(blob, bd);
148
149 return 0;
150}
151
Aleksandar Gerasimovskibece73e2021-06-08 14:17:34 +0000152#if defined(CONFIG_POST)
153int post_hotkeys_pressed(void)
154{
Aleksandar Gerasimovski83a4baa2021-11-16 12:49:46 +0000155 /* DIC26_SELFTEST: QRIO, SLFTEST */
156 return qrio_get_selftest_pin();
Aleksandar Gerasimovskibece73e2021-06-08 14:17:34 +0000157}
158
159ulong post_word_load(void)
160{
161 /* POST word is located at the beginning of reserved physical RAM */
162 void *addr = (void *)(CONFIG_SYS_SDRAM_BASE +
163 gd->ram_size - CONFIG_KM_RESERVED_PRAM + 8);
164 return in_le32(addr);
165}
166
167void post_word_store(ulong value)
168{
169 /* POST word is located at the beginning of reserved physical RAM */
170 void *addr = (void *)(CONFIG_SYS_SDRAM_BASE +
171 gd->ram_size - CONFIG_KM_RESERVED_PRAM + 8);
172 out_le32(addr, value);
173}
174
175int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
176{
177 /* Define only 1MiB range for mem_regions at the middle of the RAM */
178 /* For 1GiB range mem_regions takes approx. 4min */
179 *vstart = CONFIG_SYS_SDRAM_BASE + (gd->ram_size >> 1);
180 *size = 1 << 20;
181 return 0;
182}
183#endif
184
Aleksandar Gerasimovski032bdbc2021-02-22 18:18:11 +0000185u8 flash_read8(void *addr)
186{
187 return __raw_readb(addr + 1);
188}
189
190void flash_write16(u16 val, void *addr)
191{
192 u16 shftval = (((val >> 8) & 0xff) | ((val << 8) & 0xff00));
193
194 __raw_writew(shftval, addr);
195}
196
197u16 flash_read16(void *addr)
198{
199 u16 val = __raw_readw(addr);
200
201 return (((val) >> 8) & 0x00ff) | (((val) << 8) & 0xff00);
202}
203
204int hush_init_var(void)
205{
206 ivm_analyze_eeprom(ivm_content, CONFIG_SYS_IVM_EEPROM_MAX_LEN);
207 return 0;
208}
209
210int last_stage_init(void)
211{
212 set_km_env();
213 return 0;
214}