blob: 7c088c311d1d2b166fc5ab43198400f2b5bb05f7 [file] [log] [blame]
Amit Singh Tomard194c0e2016-07-06 17:59:44 +05301/*
2 * (C) Copyright 2016
3 * Author: Amit Singh Tomar, amittomer25@gmail.com
4 *
5 * SPDX-License-Identifier: GPL-2.0+
6 *
7 * Ethernet driver for H3/A64/A83T based SoC's
8 *
9 * It is derived from the work done by
10 * LABBE Corentin & Chen-Yu Tsai for Linux, THANKS!
11 *
12*/
13
14#include <asm/io.h>
15#include <asm/arch/clock.h>
16#include <asm/arch/gpio.h>
17#include <common.h>
18#include <dm.h>
19#include <fdt_support.h>
20#include <linux/err.h>
21#include <malloc.h>
22#include <miiphy.h>
23#include <net.h>
24
Amit Singh Tomard194c0e2016-07-06 17:59:44 +053025#define MDIO_CMD_MII_BUSY BIT(0)
26#define MDIO_CMD_MII_WRITE BIT(1)
27
28#define MDIO_CMD_MII_PHY_REG_ADDR_MASK 0x000001f0
29#define MDIO_CMD_MII_PHY_REG_ADDR_SHIFT 4
30#define MDIO_CMD_MII_PHY_ADDR_MASK 0x0001f000
31#define MDIO_CMD_MII_PHY_ADDR_SHIFT 12
32
33#define CONFIG_TX_DESCR_NUM 32
34#define CONFIG_RX_DESCR_NUM 32
35#define CONFIG_ETH_BUFSIZE 2024
36
37#define TX_TOTAL_BUFSIZE (CONFIG_ETH_BUFSIZE * CONFIG_TX_DESCR_NUM)
38#define RX_TOTAL_BUFSIZE (CONFIG_ETH_BUFSIZE * CONFIG_RX_DESCR_NUM)
39
40#define H3_EPHY_DEFAULT_VALUE 0x58000
41#define H3_EPHY_DEFAULT_MASK GENMASK(31, 15)
42#define H3_EPHY_ADDR_SHIFT 20
43#define REG_PHY_ADDR_MASK GENMASK(4, 0)
44#define H3_EPHY_LED_POL BIT(17) /* 1: active low, 0: active high */
45#define H3_EPHY_SHUTDOWN BIT(16) /* 1: shutdown, 0: power up */
46#define H3_EPHY_SELECT BIT(15) /* 1: internal PHY, 0: external PHY */
47
48#define SC_RMII_EN BIT(13)
49#define SC_EPIT BIT(2) /* 1: RGMII, 0: MII */
50#define SC_ETCS_MASK GENMASK(1, 0)
51#define SC_ETCS_EXT_GMII 0x1
52#define SC_ETCS_INT_GMII 0x2
53
54#define CONFIG_MDIO_TIMEOUT (3 * CONFIG_SYS_HZ)
55
56#define AHB_GATE_OFFSET_EPHY 0
57
58#if defined(CONFIG_MACH_SUN8I_H3)
59#define SUN8I_GPD8_GMAC 2
60#else
61#define SUN8I_GPD8_GMAC 4
62#endif
63
64/* H3/A64 EMAC Register's offset */
65#define EMAC_CTL0 0x00
66#define EMAC_CTL1 0x04
67#define EMAC_INT_STA 0x08
68#define EMAC_INT_EN 0x0c
69#define EMAC_TX_CTL0 0x10
70#define EMAC_TX_CTL1 0x14
71#define EMAC_TX_FLOW_CTL 0x1c
72#define EMAC_TX_DMA_DESC 0x20
73#define EMAC_RX_CTL0 0x24
74#define EMAC_RX_CTL1 0x28
75#define EMAC_RX_DMA_DESC 0x34
76#define EMAC_MII_CMD 0x48
77#define EMAC_MII_DATA 0x4c
78#define EMAC_ADDR0_HIGH 0x50
79#define EMAC_ADDR0_LOW 0x54
80#define EMAC_TX_DMA_STA 0xb0
81#define EMAC_TX_CUR_DESC 0xb4
82#define EMAC_TX_CUR_BUF 0xb8
83#define EMAC_RX_DMA_STA 0xc0
84#define EMAC_RX_CUR_DESC 0xc4
85
86DECLARE_GLOBAL_DATA_PTR;
87
88enum emac_variant {
89 A83T_EMAC = 1,
90 H3_EMAC,
91 A64_EMAC,
92};
93
94struct emac_dma_desc {
95 u32 status;
96 u32 st;
97 u32 buf_addr;
98 u32 next;
99} __aligned(ARCH_DMA_MINALIGN);
100
101struct emac_eth_dev {
102 struct emac_dma_desc rx_chain[CONFIG_TX_DESCR_NUM];
103 struct emac_dma_desc tx_chain[CONFIG_RX_DESCR_NUM];
104 char rxbuffer[RX_TOTAL_BUFSIZE] __aligned(ARCH_DMA_MINALIGN);
105 char txbuffer[TX_TOTAL_BUFSIZE] __aligned(ARCH_DMA_MINALIGN);
106
107 u32 interface;
108 u32 phyaddr;
109 u32 link;
110 u32 speed;
111 u32 duplex;
112 u32 phy_configured;
113 u32 tx_currdescnum;
114 u32 rx_currdescnum;
115 u32 addr;
116 u32 tx_slot;
117 bool use_internal_phy;
118
119 enum emac_variant variant;
120 void *mac_reg;
121 phys_addr_t sysctl_reg;
122 struct phy_device *phydev;
123 struct mii_dev *bus;
124};
125
126static int sun8i_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
127{
128 struct emac_eth_dev *priv = bus->priv;
129 ulong start;
130 u32 miiaddr = 0;
131 int timeout = CONFIG_MDIO_TIMEOUT;
132
133 miiaddr &= ~MDIO_CMD_MII_WRITE;
134 miiaddr &= ~MDIO_CMD_MII_PHY_REG_ADDR_MASK;
135 miiaddr |= (reg << MDIO_CMD_MII_PHY_REG_ADDR_SHIFT) &
136 MDIO_CMD_MII_PHY_REG_ADDR_MASK;
137
138 miiaddr &= ~MDIO_CMD_MII_PHY_ADDR_MASK;
139
140 miiaddr |= (addr << MDIO_CMD_MII_PHY_ADDR_SHIFT) &
141 MDIO_CMD_MII_PHY_ADDR_MASK;
142
143 miiaddr |= MDIO_CMD_MII_BUSY;
144
145 writel(miiaddr, priv->mac_reg + EMAC_MII_CMD);
146
147 start = get_timer(0);
148 while (get_timer(start) < timeout) {
149 if (!(readl(priv->mac_reg + EMAC_MII_CMD) & MDIO_CMD_MII_BUSY))
150 return readl(priv->mac_reg + EMAC_MII_DATA);
151 udelay(10);
152 };
153
154 return -1;
155}
156
157static int sun8i_mdio_write(struct mii_dev *bus, int addr, int devad, int reg,
158 u16 val)
159{
160 struct emac_eth_dev *priv = bus->priv;
161 ulong start;
162 u32 miiaddr = 0;
163 int ret = -1, timeout = CONFIG_MDIO_TIMEOUT;
164
165 miiaddr &= ~MDIO_CMD_MII_PHY_REG_ADDR_MASK;
166 miiaddr |= (reg << MDIO_CMD_MII_PHY_REG_ADDR_SHIFT) &
167 MDIO_CMD_MII_PHY_REG_ADDR_MASK;
168
169 miiaddr &= ~MDIO_CMD_MII_PHY_ADDR_MASK;
170 miiaddr |= (addr << MDIO_CMD_MII_PHY_ADDR_SHIFT) &
171 MDIO_CMD_MII_PHY_ADDR_MASK;
172
173 miiaddr |= MDIO_CMD_MII_WRITE;
174 miiaddr |= MDIO_CMD_MII_BUSY;
175
176 writel(miiaddr, priv->mac_reg + EMAC_MII_CMD);
177 writel(val, priv->mac_reg + EMAC_MII_DATA);
178
179 start = get_timer(0);
180 while (get_timer(start) < timeout) {
181 if (!(readl(priv->mac_reg + EMAC_MII_CMD) &
182 MDIO_CMD_MII_BUSY)) {
183 ret = 0;
184 break;
185 }
186 udelay(10);
187 };
188
189 return ret;
190}
191
192static int _sun8i_write_hwaddr(struct emac_eth_dev *priv, u8 *mac_id)
193{
194 u32 macid_lo, macid_hi;
195
196 macid_lo = mac_id[0] + (mac_id[1] << 8) + (mac_id[2] << 16) +
197 (mac_id[3] << 24);
198 macid_hi = mac_id[4] + (mac_id[5] << 8);
199
200 writel(macid_hi, priv->mac_reg + EMAC_ADDR0_HIGH);
201 writel(macid_lo, priv->mac_reg + EMAC_ADDR0_LOW);
202
203 return 0;
204}
205
206static void sun8i_adjust_link(struct emac_eth_dev *priv,
207 struct phy_device *phydev)
208{
209 u32 v;
210
211 v = readl(priv->mac_reg + EMAC_CTL0);
212
213 if (phydev->duplex)
214 v |= BIT(0);
215 else
216 v &= ~BIT(0);
217
218 v &= ~0x0C;
219
220 switch (phydev->speed) {
221 case 1000:
222 break;
223 case 100:
224 v |= BIT(2);
225 v |= BIT(3);
226 break;
227 case 10:
228 v |= BIT(3);
229 break;
230 }
231 writel(v, priv->mac_reg + EMAC_CTL0);
232}
233
234static int sun8i_emac_set_syscon_ephy(struct emac_eth_dev *priv, u32 *reg)
235{
236 if (priv->use_internal_phy) {
237 /* H3 based SoC's that has an Internal 100MBit PHY
238 * needs to be configured and powered up before use
239 */
240 *reg &= ~H3_EPHY_DEFAULT_MASK;
241 *reg |= H3_EPHY_DEFAULT_VALUE;
242 *reg |= priv->phyaddr << H3_EPHY_ADDR_SHIFT;
243 *reg &= ~H3_EPHY_SHUTDOWN;
244 *reg |= H3_EPHY_SELECT;
245 } else
246 /* This is to select External Gigabit PHY on
247 * the boards with H3 SoC.
248 */
249 *reg &= ~H3_EPHY_SELECT;
250
251 return 0;
252}
253
254static int sun8i_emac_set_syscon(struct emac_eth_dev *priv)
255{
256 int ret;
257 u32 reg;
258
259 reg = readl(priv->sysctl_reg);
260
261 if (priv->variant == H3_EMAC) {
262 ret = sun8i_emac_set_syscon_ephy(priv, &reg);
263 if (ret)
264 return ret;
265 }
266
267 reg &= ~(SC_ETCS_MASK | SC_EPIT);
268 if (priv->variant == H3_EMAC || priv->variant == A64_EMAC)
269 reg &= ~SC_RMII_EN;
270
271 switch (priv->interface) {
272 case PHY_INTERFACE_MODE_MII:
273 /* default */
274 break;
275 case PHY_INTERFACE_MODE_RGMII:
276 reg |= SC_EPIT | SC_ETCS_INT_GMII;
277 break;
278 case PHY_INTERFACE_MODE_RMII:
279 if (priv->variant == H3_EMAC ||
280 priv->variant == A64_EMAC) {
281 reg |= SC_RMII_EN | SC_ETCS_EXT_GMII;
282 break;
283 }
284 /* RMII not supported on A83T */
285 default:
286 debug("%s: Invalid PHY interface\n", __func__);
287 return -EINVAL;
288 }
289
290 writel(reg, priv->sysctl_reg);
291
292 return 0;
293}
294
295static int sun8i_phy_init(struct emac_eth_dev *priv, void *dev)
296{
297 struct phy_device *phydev;
298
299 phydev = phy_connect(priv->bus, priv->phyaddr, dev, priv->interface);
300 if (!phydev)
301 return -ENODEV;
302
303 phy_connect_dev(phydev, dev);
304
305 priv->phydev = phydev;
306 phy_config(priv->phydev);
307
308 return 0;
309}
310
311static void rx_descs_init(struct emac_eth_dev *priv)
312{
313 struct emac_dma_desc *desc_table_p = &priv->rx_chain[0];
314 char *rxbuffs = &priv->rxbuffer[0];
315 struct emac_dma_desc *desc_p;
316 u32 idx;
317
318 /* flush Rx buffers */
319 flush_dcache_range((uintptr_t)rxbuffs, (ulong)rxbuffs +
320 RX_TOTAL_BUFSIZE);
321
322 for (idx = 0; idx < CONFIG_RX_DESCR_NUM; idx++) {
323 desc_p = &desc_table_p[idx];
324 desc_p->buf_addr = (uintptr_t)&rxbuffs[idx * CONFIG_ETH_BUFSIZE]
325 ;
326 desc_p->next = (uintptr_t)&desc_table_p[idx + 1];
327 desc_p->st |= CONFIG_ETH_BUFSIZE;
328 desc_p->status = BIT(31);
329 }
330
331 /* Correcting the last pointer of the chain */
332 desc_p->next = (uintptr_t)&desc_table_p[0];
333
334 flush_dcache_range((uintptr_t)priv->rx_chain,
335 (uintptr_t)priv->rx_chain +
336 sizeof(priv->rx_chain));
337
338 writel((uintptr_t)&desc_table_p[0], (priv->mac_reg + EMAC_RX_DMA_DESC));
339 priv->rx_currdescnum = 0;
340}
341
342static void tx_descs_init(struct emac_eth_dev *priv)
343{
344 struct emac_dma_desc *desc_table_p = &priv->tx_chain[0];
345 char *txbuffs = &priv->txbuffer[0];
346 struct emac_dma_desc *desc_p;
347 u32 idx;
348
349 for (idx = 0; idx < CONFIG_TX_DESCR_NUM; idx++) {
350 desc_p = &desc_table_p[idx];
351 desc_p->buf_addr = (uintptr_t)&txbuffs[idx * CONFIG_ETH_BUFSIZE]
352 ;
353 desc_p->next = (uintptr_t)&desc_table_p[idx + 1];
354 desc_p->status = (1 << 31);
355 desc_p->st = 0;
356 }
357
358 /* Correcting the last pointer of the chain */
359 desc_p->next = (uintptr_t)&desc_table_p[0];
360
361 /* Flush all Tx buffer descriptors */
362 flush_dcache_range((uintptr_t)priv->tx_chain,
363 (uintptr_t)priv->tx_chain +
364 sizeof(priv->tx_chain));
365
366 writel((uintptr_t)&desc_table_p[0], priv->mac_reg + EMAC_TX_DMA_DESC);
367 priv->tx_currdescnum = 0;
368}
369
370static int _sun8i_emac_eth_init(struct emac_eth_dev *priv, u8 *enetaddr)
371{
372 u32 reg, v;
373 int timeout = 100;
374
375 reg = readl((priv->mac_reg + EMAC_CTL1));
376
377 if (!(reg & 0x1)) {
378 /* Soft reset MAC */
379 setbits_le32((priv->mac_reg + EMAC_CTL1), 0x1);
380 do {
381 reg = readl(priv->mac_reg + EMAC_CTL1);
382 } while ((reg & 0x01) != 0 && (--timeout));
383 if (!timeout) {
384 printf("%s: Timeout\n", __func__);
385 return -1;
386 }
387 }
388
389 /* Rewrite mac address after reset */
390 _sun8i_write_hwaddr(priv, enetaddr);
391
392 v = readl(priv->mac_reg + EMAC_TX_CTL1);
393 /* TX_MD Transmission starts after a full frame located in TX DMA FIFO*/
394 v |= BIT(1);
395 writel(v, priv->mac_reg + EMAC_TX_CTL1);
396
397 v = readl(priv->mac_reg + EMAC_RX_CTL1);
398 /* RX_MD RX DMA reads data from RX DMA FIFO to host memory after a
399 * complete frame has been written to RX DMA FIFO
400 */
401 v |= BIT(1);
402 writel(v, priv->mac_reg + EMAC_RX_CTL1);
403
404 /* DMA */
405 writel(8 << 24, priv->mac_reg + EMAC_CTL1);
406
407 /* Initialize rx/tx descriptors */
408 rx_descs_init(priv);
409 tx_descs_init(priv);
410
411 /* PHY Start Up */
412 genphy_parse_link(priv->phydev);
413
414 sun8i_adjust_link(priv, priv->phydev);
415
416 /* Start RX DMA */
417 v = readl(priv->mac_reg + EMAC_RX_CTL1);
418 v |= BIT(30);
419 writel(v, priv->mac_reg + EMAC_RX_CTL1);
420 /* Start TX DMA */
421 v = readl(priv->mac_reg + EMAC_TX_CTL1);
422 v |= BIT(30);
423 writel(v, priv->mac_reg + EMAC_TX_CTL1);
424
425 /* Enable RX/TX */
426 setbits_le32(priv->mac_reg + EMAC_RX_CTL0, BIT(31));
427 setbits_le32(priv->mac_reg + EMAC_TX_CTL0, BIT(31));
428
429 return 0;
430}
431
432static int parse_phy_pins(struct udevice *dev)
433{
434 int offset;
435 const char *pin_name;
436 int drive, pull, i;
437
438 offset = fdtdec_lookup_phandle(gd->fdt_blob, dev->of_offset,
439 "pinctrl-0");
440 if (offset < 0) {
441 printf("WARNING: emac: cannot find pinctrl-0 node\n");
442 return offset;
443 }
444
445 drive = fdt_getprop_u32_default_node(gd->fdt_blob, offset, 0,
446 "allwinner,drive", 4);
447 pull = fdt_getprop_u32_default_node(gd->fdt_blob, offset, 0,
448 "allwinner,pull", 0);
449 for (i = 0; ; i++) {
450 int pin;
451
452 if (fdt_get_string_index(gd->fdt_blob, offset,
453 "allwinner,pins", i, &pin_name))
454 break;
455 if (pin_name[0] != 'P')
456 continue;
457 pin = (pin_name[1] - 'A') << 5;
458 if (pin >= 26 << 5)
459 continue;
460 pin += simple_strtol(&pin_name[2], NULL, 10);
461
462 sunxi_gpio_set_cfgpin(pin, SUN8I_GPD8_GMAC);
463 sunxi_gpio_set_drv(pin, drive);
464 sunxi_gpio_set_pull(pin, pull);
465 }
466
467 if (!i) {
468 printf("WARNING: emac: cannot find allwinner,pins property\n");
469 return -2;
470 }
471
472 return 0;
473}
474
475static int _sun8i_eth_recv(struct emac_eth_dev *priv, uchar **packetp)
476{
477 u32 status, desc_num = priv->rx_currdescnum;
478 struct emac_dma_desc *desc_p = &priv->rx_chain[desc_num];
479 int length = -EAGAIN;
480 int good_packet = 1;
481 uintptr_t desc_start = (uintptr_t)desc_p;
482 uintptr_t desc_end = desc_start +
483 roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
484
485 ulong data_start = (uintptr_t)desc_p->buf_addr;
486 ulong data_end;
487
488 /* Invalidate entire buffer descriptor */
489 invalidate_dcache_range(desc_start, desc_end);
490
491 status = desc_p->status;
492
493 /* Check for DMA own bit */
494 if (!(status & BIT(31))) {
495 length = (desc_p->status >> 16) & 0x3FFF;
496
497 if (length < 0x40) {
498 good_packet = 0;
499 debug("RX: Bad Packet (runt)\n");
500 }
501
502 data_end = data_start + length;
503 /* Invalidate received data */
504 invalidate_dcache_range(rounddown(data_start,
505 ARCH_DMA_MINALIGN),
506 roundup(data_end,
507 ARCH_DMA_MINALIGN));
508 if (good_packet) {
509 if (length > CONFIG_ETH_BUFSIZE) {
510 printf("Received packet is too big (len=%d)\n",
511 length);
512 return -EMSGSIZE;
513 }
514 *packetp = (uchar *)(ulong)desc_p->buf_addr;
515 return length;
516 }
517 }
518
519 return length;
520}
521
522static int _sun8i_emac_eth_send(struct emac_eth_dev *priv, void *packet,
523 int len)
524{
525 u32 v, desc_num = priv->tx_currdescnum;
526 struct emac_dma_desc *desc_p = &priv->tx_chain[desc_num];
527 uintptr_t desc_start = (uintptr_t)desc_p;
528 uintptr_t desc_end = desc_start +
529 roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
530
531 uintptr_t data_start = (uintptr_t)desc_p->buf_addr;
532 uintptr_t data_end = data_start +
533 roundup(len, ARCH_DMA_MINALIGN);
534
535 /* Invalidate entire buffer descriptor */
536 invalidate_dcache_range(desc_start, desc_end);
537
538 desc_p->st = len;
539 /* Mandatory undocumented bit */
540 desc_p->st |= BIT(24);
541
542 memcpy((void *)data_start, packet, len);
543
544 /* Flush data to be sent */
545 flush_dcache_range(data_start, data_end);
546
547 /* frame end */
548 desc_p->st |= BIT(30);
549 desc_p->st |= BIT(31);
550
551 /*frame begin */
552 desc_p->st |= BIT(29);
553 desc_p->status = BIT(31);
554
555 /*Descriptors st and status field has changed, so FLUSH it */
556 flush_dcache_range(desc_start, desc_end);
557
558 /* Move to next Descriptor and wrap around */
559 if (++desc_num >= CONFIG_TX_DESCR_NUM)
560 desc_num = 0;
561 priv->tx_currdescnum = desc_num;
562
563 /* Start the DMA */
564 v = readl(priv->mac_reg + EMAC_TX_CTL1);
565 v |= BIT(31);/* mandatory */
566 v |= BIT(30);/* mandatory */
567 writel(v, priv->mac_reg + EMAC_TX_CTL1);
568
569 return 0;
570}
571
572static int sun8i_eth_write_hwaddr(struct udevice *dev)
573{
574 struct eth_pdata *pdata = dev_get_platdata(dev);
575 struct emac_eth_dev *priv = dev_get_priv(dev);
576
577 return _sun8i_write_hwaddr(priv, pdata->enetaddr);
578}
579
580static void sun8i_emac_board_setup(struct emac_eth_dev *priv)
581{
582 struct sunxi_ccm_reg *ccm = (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
583
584 if (priv->use_internal_phy) {
585 /* Set clock gating for ephy */
586 setbits_le32(&ccm->bus_gate4, BIT(AHB_GATE_OFFSET_EPHY));
587
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530588 /* Deassert EPHY */
589 setbits_le32(&ccm->ahb_reset2_cfg, BIT(AHB_RESET_OFFSET_EPHY));
590 }
591
592 /* Set clock gating for emac */
593 setbits_le32(&ccm->ahb_gate0, BIT(AHB_GATE_OFFSET_GMAC));
594
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530595 /* De-assert EMAC */
596 setbits_le32(&ccm->ahb_reset0_cfg, BIT(AHB_RESET_OFFSET_GMAC));
597}
598
599static int sun8i_mdio_init(const char *name, struct emac_eth_dev *priv)
600{
601 struct mii_dev *bus = mdio_alloc();
602
603 if (!bus) {
604 debug("Failed to allocate MDIO bus\n");
605 return -ENOMEM;
606 }
607
608 bus->read = sun8i_mdio_read;
609 bus->write = sun8i_mdio_write;
610 snprintf(bus->name, sizeof(bus->name), name);
611 bus->priv = (void *)priv;
612
613 return mdio_register(bus);
614}
615
616static int sun8i_emac_eth_start(struct udevice *dev)
617{
618 struct eth_pdata *pdata = dev_get_platdata(dev);
619
620 return _sun8i_emac_eth_init(dev->priv, pdata->enetaddr);
621}
622
623static int sun8i_emac_eth_send(struct udevice *dev, void *packet, int length)
624{
625 struct emac_eth_dev *priv = dev_get_priv(dev);
626
627 return _sun8i_emac_eth_send(priv, packet, length);
628}
629
630static int sun8i_emac_eth_recv(struct udevice *dev, int flags, uchar **packetp)
631{
632 struct emac_eth_dev *priv = dev_get_priv(dev);
633
634 return _sun8i_eth_recv(priv, packetp);
635}
636
637static int _sun8i_free_pkt(struct emac_eth_dev *priv)
638{
639 u32 desc_num = priv->rx_currdescnum;
640 struct emac_dma_desc *desc_p = &priv->rx_chain[desc_num];
641 uintptr_t desc_start = (uintptr_t)desc_p;
642 uintptr_t desc_end = desc_start +
643 roundup(sizeof(u32), ARCH_DMA_MINALIGN);
644
645 /* Make the current descriptor valid again */
646 desc_p->status |= BIT(31);
647
648 /* Flush Status field of descriptor */
649 flush_dcache_range(desc_start, desc_end);
650
651 /* Move to next desc and wrap-around condition. */
652 if (++desc_num >= CONFIG_RX_DESCR_NUM)
653 desc_num = 0;
654 priv->rx_currdescnum = desc_num;
655
656 return 0;
657}
658
659static int sun8i_eth_free_pkt(struct udevice *dev, uchar *packet,
660 int length)
661{
662 struct emac_eth_dev *priv = dev_get_priv(dev);
663
664 return _sun8i_free_pkt(priv);
665}
666
667static void sun8i_emac_eth_stop(struct udevice *dev)
668{
669 struct emac_eth_dev *priv = dev_get_priv(dev);
670
671 /* Stop Rx/Tx transmitter */
672 clrbits_le32(priv->mac_reg + EMAC_RX_CTL0, BIT(31));
673 clrbits_le32(priv->mac_reg + EMAC_TX_CTL0, BIT(31));
674
675 /* Stop TX DMA */
676 clrbits_le32(priv->mac_reg + EMAC_TX_CTL1, BIT(30));
677
678 phy_shutdown(priv->phydev);
679}
680
681static int sun8i_emac_eth_probe(struct udevice *dev)
682{
683 struct eth_pdata *pdata = dev_get_platdata(dev);
684 struct emac_eth_dev *priv = dev_get_priv(dev);
685
686 priv->mac_reg = (void *)pdata->iobase;
687
688 sun8i_emac_board_setup(priv);
Chen-Yu Tsai54f47a12016-07-22 18:16:10 +0800689 sun8i_emac_set_syscon(priv);
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530690
691 sun8i_mdio_init(dev->name, priv);
692 priv->bus = miiphy_get_dev_by_name(dev->name);
693
Amit Singh Tomard194c0e2016-07-06 17:59:44 +0530694 return sun8i_phy_init(priv, dev);
695}
696
697static const struct eth_ops sun8i_emac_eth_ops = {
698 .start = sun8i_emac_eth_start,
699 .write_hwaddr = sun8i_eth_write_hwaddr,
700 .send = sun8i_emac_eth_send,
701 .recv = sun8i_emac_eth_recv,
702 .free_pkt = sun8i_eth_free_pkt,
703 .stop = sun8i_emac_eth_stop,
704};
705
706static int sun8i_emac_eth_ofdata_to_platdata(struct udevice *dev)
707{
708 struct eth_pdata *pdata = dev_get_platdata(dev);
709 struct emac_eth_dev *priv = dev_get_priv(dev);
710 const char *phy_mode;
711 int offset = 0;
712
713 pdata->iobase = dev_get_addr_name(dev, "emac");
714 priv->sysctl_reg = dev_get_addr_name(dev, "syscon");
715
716 pdata->phy_interface = -1;
717 priv->phyaddr = -1;
718 priv->use_internal_phy = false;
719
720 offset = fdtdec_lookup_phandle(gd->fdt_blob, dev->of_offset,
721 "phy");
722 if (offset > 0)
723 priv->phyaddr = fdtdec_get_int(gd->fdt_blob, offset, "reg",
724 -1);
725
726 phy_mode = fdt_getprop(gd->fdt_blob, dev->of_offset, "phy-mode", NULL);
727
728 if (phy_mode)
729 pdata->phy_interface = phy_get_interface_by_name(phy_mode);
730 printf("phy interface%d\n", pdata->phy_interface);
731
732 if (pdata->phy_interface == -1) {
733 debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
734 return -EINVAL;
735 }
736
737 priv->variant = dev_get_driver_data(dev);
738
739 if (!priv->variant) {
740 printf("%s: Missing variant '%s'\n", __func__,
741 (char *)priv->variant);
742 return -EINVAL;
743 }
744
745 if (priv->variant == H3_EMAC) {
746 if (fdt_getprop(gd->fdt_blob, dev->of_offset,
747 "allwinner,use-internal-phy", NULL))
748 priv->use_internal_phy = true;
749 }
750
751 priv->interface = pdata->phy_interface;
752
753 if (!priv->use_internal_phy)
754 parse_phy_pins(dev);
755
756 return 0;
757}
758
759static const struct udevice_id sun8i_emac_eth_ids[] = {
760 {.compatible = "allwinner,sun8i-h3-emac", .data = (uintptr_t)H3_EMAC },
761 {.compatible = "allwinner,sun50i-a64-emac",
762 .data = (uintptr_t)A64_EMAC },
763 {.compatible = "allwinner,sun8i-a83t-emac",
764 .data = (uintptr_t)A83T_EMAC },
765 { }
766};
767
768U_BOOT_DRIVER(eth_sun8i_emac) = {
769 .name = "eth_sun8i_emac",
770 .id = UCLASS_ETH,
771 .of_match = sun8i_emac_eth_ids,
772 .ofdata_to_platdata = sun8i_emac_eth_ofdata_to_platdata,
773 .probe = sun8i_emac_eth_probe,
774 .ops = &sun8i_emac_eth_ops,
775 .priv_auto_alloc_size = sizeof(struct emac_eth_dev),
776 .platdata_auto_alloc_size = sizeof(struct eth_pdata),
777 .flags = DM_FLAG_ALLOC_PRIV_DMA,
778};