blob: 53da0f7e2c6c4ca5049fd08b8c6fccc72bd51de4 [file] [log] [blame]
wdenk541a76d2003-05-03 15:50:43 +00001/*
2 * (C) Copyright 2001
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_MPC8260 1 /* This is an MPC8260 CPU */
37#define CONFIG_ATC 1 /* ...on a ATC board */
Jon Loeligerf5ad3782005-07-23 10:37:35 -050038#define CONFIG_CPM2 1 /* Has a CPM2 */
wdenk541a76d2003-05-03 15:50:43 +000039
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020040#define CONFIG_SYS_TEXT_BASE 0xFF000000
41
wdenk541a76d2003-05-03 15:50:43 +000042/*
43 * select serial console configuration
44 *
45 * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
46 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
47 * for SCC).
48 *
49 * if CONFIG_CONS_NONE is defined, then the serial console routines must
50 * defined elsewhere (for example, on the cogent platform, there are serial
51 * ports on the motherboard which are used for the serial console - see
52 * cogent/cma101/serial.[ch]).
53 */
54#define CONFIG_CONS_ON_SMC /* define if console on SMC */
55#undef CONFIG_CONS_ON_SCC /* define if console on SCC */
56#undef CONFIG_CONS_NONE /* define if console on something else*/
57#define CONFIG_CONS_INDEX 2 /* which serial channel for console */
58
59#define CONFIG_BAUDRATE 115200
60
61/*
62 * select ethernet configuration
63 *
64 * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
65 * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
66 * for FCC)
67 *
68 * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
Jon Loeliger2517d972007-07-09 17:15:49 -050069 * defined elsewhere (as for the console), or CONFIG_CMD_NET must be unset.
wdenk541a76d2003-05-03 15:50:43 +000070 */
71#undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
72#undef CONFIG_ETHER_NONE /* define if ether on something else */
73#define CONFIG_ETHER_ON_FCC
74
75#define CONFIG_NET_MULTI
76#define CONFIG_ETHER_ON_FCC2
77
78/*
79 * - Rx-CLK is CLK13
80 * - Tx-CLK is CLK14
81 * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
82 * - Enable Full Duplex in FSMR
83 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020084# define CONFIG_SYS_CMXFCR_MASK2 (CMXFCR_FC2|CMXFCR_RF2CS_MSK|CMXFCR_TF2CS_MSK)
85# define CONFIG_SYS_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK13|CMXFCR_TF2CS_CLK14)
86# define CONFIG_SYS_CPMFCR_RAMTYPE 0
87# define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB)
wdenk541a76d2003-05-03 15:50:43 +000088
89#define CONFIG_ETHER_ON_FCC3
90
91/*
92 * - Rx-CLK is CLK15
93 * - Tx-CLK is CLK16
94 * - RAM for BD/Buffers is on the local Bus (see 28-13)
95 * - Enable Half Duplex in FSMR
96 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020097# define CONFIG_SYS_CMXFCR_MASK3 (CMXFCR_FC3|CMXFCR_RF3CS_MSK|CMXFCR_TF3CS_MSK)
98# define CONFIG_SYS_CMXFCR_VALUE3 (CMXFCR_RF3CS_CLK15|CMXFCR_TF3CS_CLK16)
wdenk541a76d2003-05-03 15:50:43 +000099
100/* system clock rate (CLKIN) - equal to the 60x and local bus speed */
101#define CONFIG_8260_CLKIN 64000000 /* in Hz */
102
103#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
104
105#undef CONFIG_CLOCKS_IN_MHZ /* clocks passsed to Linux in Hz */
106
107#define CONFIG_PREBOOT \
108 "echo;" \
Wolfgang Denk1baed662008-03-03 12:16:44 +0100109 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;"\
wdenk541a76d2003-05-03 15:50:43 +0000110 "echo"
111
112#undef CONFIG_BOOTARGS
113#define CONFIG_BOOTCOMMAND \
114 "bootp;" \
115 "setenv bootargs root=/dev/nfs rw " \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200116 "nfsroot=${serverip}:${rootpath} " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100117 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off;"\
wdenk541a76d2003-05-03 15:50:43 +0000118 "bootm"
119
120/*-----------------------------------------------------------------------
121 * Miscellaneous configuration options
122 */
123
124#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
wdenk541a76d2003-05-03 15:50:43 +0000126
Jon Loeligerdcf14512007-07-09 21:48:26 -0500127
128/*
129 * BOOTP options
130 */
131#define CONFIG_BOOTP_SUBNETMASK
132#define CONFIG_BOOTP_GATEWAY
133#define CONFIG_BOOTP_HOSTNAME
134#define CONFIG_BOOTP_BOOTPATH
135#define CONFIG_BOOTP_BOOTFILESIZE
wdenk541a76d2003-05-03 15:50:43 +0000136
wdenkd155afb2003-06-18 20:22:24 +0000137
Jon Loeligerc5707f52007-07-04 22:31:42 -0500138/*
139 * Command line configuration.
140 */
141#include <config_cmd_default.h>
wdenkd155afb2003-06-18 20:22:24 +0000142
Jon Loeligerc5707f52007-07-04 22:31:42 -0500143#define CONFIG_CMD_EEPROM
144#define CONFIG_CMD_PCI
145#define CONFIG_CMD_PCMCIA
146#define CONFIG_CMD_DATE
147#define CONFIG_CMD_IDE
wdenk541a76d2003-05-03 15:50:43 +0000148
Jon Loeligerc5707f52007-07-04 22:31:42 -0500149
150#define CONFIG_DOS_PARTITION
wdenk541a76d2003-05-03 15:50:43 +0000151
152/*
153 * Miscellaneous configurable options
154 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200155#define CONFIG_SYS_LONGHELP /* undef to save memory */
156#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeligerc5707f52007-07-04 22:31:42 -0500157#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200158#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk541a76d2003-05-03 15:50:43 +0000159#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200160#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk541a76d2003-05-03 15:50:43 +0000161#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200162#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
163#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
164#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk541a76d2003-05-03 15:50:43 +0000165
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200166#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
167#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
wdenk541a76d2003-05-03 15:50:43 +0000168
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200169#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenk541a76d2003-05-03 15:50:43 +0000170
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#define CONFIG_SYS_PIO_MODE 0 /* IDE interface in PIO Mode 0 */
wdenke5d61c72003-05-18 11:30:09 +0000172
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200173#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenk541a76d2003-05-03 15:50:43 +0000174
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
wdenk541a76d2003-05-03 15:50:43 +0000176
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200177#define CONFIG_SYS_RESET_ADDRESS 0xFFF00100 /* "bad" address */
wdenk541a76d2003-05-03 15:50:43 +0000178
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200179#define CONFIG_SYS_ALLOC_DPRAM
wdenk541a76d2003-05-03 15:50:43 +0000180
181#undef CONFIG_WATCHDOG /* watchdog disabled */
182
183#define CONFIG_SPI
184
wdenkd155afb2003-06-18 20:22:24 +0000185#define CONFIG_RTC_DS12887
186
Wolfgang Denka1be4762008-05-20 16:00:29 +0200187#define RTC_BASE_ADDR 0xF5000000
188#define RTC_PORT_ADDR RTC_BASE_ADDR + 0x800
189#define RTC_PORT_DATA RTC_BASE_ADDR + 0x808
wdenkd155afb2003-06-18 20:22:24 +0000190
191#define CONFIG_MISC_INIT_R
192
wdenk541a76d2003-05-03 15:50:43 +0000193/*
194 * For booting Linux, the board info and command line data
195 * have to be in the first 8 MB of memory, since this is
196 * the maximum mapped by the Linux kernel during initialization.
197 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk541a76d2003-05-03 15:50:43 +0000199
200/*-----------------------------------------------------------------------
201 * Flash configuration
202 */
203
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204#define CONFIG_SYS_FLASH_BASE 0xFF000000
205#define CONFIG_SYS_FLASH_SIZE 0x00800000
wdenk541a76d2003-05-03 15:50:43 +0000206
207/*-----------------------------------------------------------------------
208 * FLASH organization
209 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200210#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
211#define CONFIG_SYS_MAX_FLASH_SECT 128 /* max num of sects on one chip */
wdenk541a76d2003-05-03 15:50:43 +0000212
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200213#define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
214#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
wdenk541a76d2003-05-03 15:50:43 +0000215
216#define CONFIG_FLASH_16BIT
217
218/*-----------------------------------------------------------------------
219 * Hard Reset Configuration Words
220 *
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200221 * if you change bits in the HRCW, you must also change the CONFIG_SYS_*
wdenk541a76d2003-05-03 15:50:43 +0000222 * defines for the various registers affected by the HRCW e.g. changing
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200223 * HRCW_DPPCxx requires you to also change CONFIG_SYS_SIUMCR.
wdenk541a76d2003-05-03 15:50:43 +0000224 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200225#define CONFIG_SYS_HRCW_MASTER (HRCW_CIP | HRCW_ISB100 | HRCW_BMS | \
wdenk64031102003-06-22 10:30:54 +0000226 HRCW_BPS10 |\
wdenk541a76d2003-05-03 15:50:43 +0000227 HRCW_APPC10)
228
229/* no slaves so just fill with zeros */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200230#define CONFIG_SYS_HRCW_SLAVE1 0
231#define CONFIG_SYS_HRCW_SLAVE2 0
232#define CONFIG_SYS_HRCW_SLAVE3 0
233#define CONFIG_SYS_HRCW_SLAVE4 0
234#define CONFIG_SYS_HRCW_SLAVE5 0
235#define CONFIG_SYS_HRCW_SLAVE6 0
236#define CONFIG_SYS_HRCW_SLAVE7 0
wdenk541a76d2003-05-03 15:50:43 +0000237
238/*-----------------------------------------------------------------------
239 * Internal Memory Mapped Register
240 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200241#define CONFIG_SYS_IMMR 0xF0000000
wdenk541a76d2003-05-03 15:50:43 +0000242
243/*-----------------------------------------------------------------------
244 * Definitions for initial stack pointer and data area (in DPRAM)
245 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200246#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200247#define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200248#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200249#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk541a76d2003-05-03 15:50:43 +0000250
251/*-----------------------------------------------------------------------
252 * Start addresses for the final memory configuration
253 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200254 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenk541a76d2003-05-03 15:50:43 +0000255 *
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200256 * 60x SDRAM is mapped at CONFIG_SYS_SDRAM_BASE.
wdenk541a76d2003-05-03 15:50:43 +0000257 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200258#define CONFIG_SYS_SDRAM_BASE 0x00000000
259#define CONFIG_SYS_SDRAM_MAX_SIZE 0x08000000 /* max. 128 MB */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200260#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200261#define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
262#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc()*/
wdenk541a76d2003-05-03 15:50:43 +0000263
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200264#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
265# define CONFIG_SYS_RAMBOOT
wdenk541a76d2003-05-03 15:50:43 +0000266#endif
267
wdenke5d61c72003-05-18 11:30:09 +0000268#define CONFIG_PCI
269#define CONFIG_PCI_PNP
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200270#define CONFIG_SYS_PCI_MSTR_IO_BUS 0x00000000 /* PCI base */
wdenke5d61c72003-05-18 11:30:09 +0000271
wdenk541a76d2003-05-03 15:50:43 +0000272#if 1
273/* environment is in Flash */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200274#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200275# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE+0x30000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200276# define CONFIG_ENV_SIZE 0x10000
277# define CONFIG_ENV_SECT_SIZE 0x10000
wdenk541a76d2003-05-03 15:50:43 +0000278#else
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +0200279#define CONFIG_ENV_IS_IN_EEPROM 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200280#define CONFIG_ENV_OFFSET 0
281#define CONFIG_ENV_SIZE 2048
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200282#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* 16-byte page size */
wdenk541a76d2003-05-03 15:50:43 +0000283#endif
wdenk541a76d2003-05-03 15:50:43 +0000284
285/*-----------------------------------------------------------------------
286 * Cache Configuration
287 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200288#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8260 CPU */
Jon Loeligerc5707f52007-07-04 22:31:42 -0500289#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200290# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
wdenk541a76d2003-05-03 15:50:43 +0000291#endif
292
293/*-----------------------------------------------------------------------
294 * HIDx - Hardware Implementation-dependent Registers 2-11
295 *-----------------------------------------------------------------------
296 * HID0 also contains cache control - initially enable both caches and
297 * invalidate contents, then the final state leaves only the instruction
298 * cache enabled. Note that Power-On and Hard reset invalidate the caches,
299 * but Soft reset does not.
300 *
301 * HID1 has only read-only information - nothing to set.
302 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200303#define CONFIG_SYS_HID0_INIT (HID0_ICE|HID0_DCE|HID0_ICFI|\
wdenk57b2d802003-06-27 21:31:46 +0000304 HID0_DCI|HID0_IFEM|HID0_ABE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200305#define CONFIG_SYS_HID0_FINAL (HID0_IFEM|HID0_ABE)
306#define CONFIG_SYS_HID2 0
wdenk541a76d2003-05-03 15:50:43 +0000307
308/*-----------------------------------------------------------------------
309 * RMR - Reset Mode Register 5-5
310 *-----------------------------------------------------------------------
311 * turn on Checkstop Reset Enable
312 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200313#define CONFIG_SYS_RMR RMR_CSRE
wdenk541a76d2003-05-03 15:50:43 +0000314
315/*-----------------------------------------------------------------------
316 * BCR - Bus Configuration 4-25
317 *-----------------------------------------------------------------------
318 */
319#define BCR_APD01 0x10000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200320#define CONFIG_SYS_BCR (BCR_APD01|BCR_ETM|BCR_LETM) /* 8260 mode */
wdenk541a76d2003-05-03 15:50:43 +0000321
322/*-----------------------------------------------------------------------
323 * SIUMCR - SIU Module Configuration 4-31
324 *-----------------------------------------------------------------------
325 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200326#define CONFIG_SYS_SIUMCR (SIUMCR_BBD|SIUMCR_APPC10|\
wdenk541a76d2003-05-03 15:50:43 +0000327 SIUMCR_CS10PC00|SIUMCR_BCTLC10)
328
329/*-----------------------------------------------------------------------
330 * SYPCR - System Protection Control 4-35
331 * SYPCR can only be written once after reset!
332 *-----------------------------------------------------------------------
333 * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable
334 */
335#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200336#define CONFIG_SYS_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
wdenk57b2d802003-06-27 21:31:46 +0000337 SYPCR_SWRI|SYPCR_SWP|SYPCR_SWE)
wdenk541a76d2003-05-03 15:50:43 +0000338#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200339#define CONFIG_SYS_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
wdenk57b2d802003-06-27 21:31:46 +0000340 SYPCR_SWRI|SYPCR_SWP)
wdenk541a76d2003-05-03 15:50:43 +0000341#endif /* CONFIG_WATCHDOG */
342
343/*-----------------------------------------------------------------------
344 * TMCNTSC - Time Counter Status and Control 4-40
345 *-----------------------------------------------------------------------
346 * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
347 * and enable Time Counter
348 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200349#define CONFIG_SYS_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
wdenk541a76d2003-05-03 15:50:43 +0000350
351/*-----------------------------------------------------------------------
352 * PISCR - Periodic Interrupt Status and Control 4-42
353 *-----------------------------------------------------------------------
354 * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
355 * Periodic timer
356 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200357#define CONFIG_SYS_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
wdenk541a76d2003-05-03 15:50:43 +0000358
359/*-----------------------------------------------------------------------
360 * SCCR - System Clock Control 9-8
361 *-----------------------------------------------------------------------
362 * Ensure DFBRG is Divide by 16
363 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200364#define CONFIG_SYS_SCCR SCCR_DFBRG01
wdenk541a76d2003-05-03 15:50:43 +0000365
366/*-----------------------------------------------------------------------
367 * RCCR - RISC Controller Configuration 13-7
368 *-----------------------------------------------------------------------
369 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200370#define CONFIG_SYS_RCCR 0
wdenk541a76d2003-05-03 15:50:43 +0000371
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200372#define CONFIG_SYS_MIN_AM_MASK 0xC0000000
wdenk541a76d2003-05-03 15:50:43 +0000373/*-----------------------------------------------------------------------
374 * MPTPR - Memory Refresh Timer Prescaler Register 10-18
375 *-----------------------------------------------------------------------
376 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200377#define CONFIG_SYS_MPTPR 0x1F00
wdenk541a76d2003-05-03 15:50:43 +0000378
379/*-----------------------------------------------------------------------
380 * PSRT - Refresh Timer Register 10-16
381 *-----------------------------------------------------------------------
382 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200383#define CONFIG_SYS_PSRT 0x0f
wdenk541a76d2003-05-03 15:50:43 +0000384
385/*-----------------------------------------------------------------------
386 * PSRT - SDRAM Mode Register 10-10
387 *-----------------------------------------------------------------------
388 */
389
390 /* SDRAM initialization values for 8-column chips
391 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200392#define CONFIG_SYS_OR2_8COL (CONFIG_SYS_MIN_AM_MASK |\
wdenk541a76d2003-05-03 15:50:43 +0000393 ORxS_BPD_4 |\
wdenkafcebe02003-05-12 09:51:52 +0000394 ORxS_ROWST_PBI1_A7 |\
395 ORxS_NUMR_12)
wdenk541a76d2003-05-03 15:50:43 +0000396
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200397#define CONFIG_SYS_PSDMR_8COL (PSDMR_PBI |\
wdenkafcebe02003-05-12 09:51:52 +0000398 PSDMR_SDAM_A15_IS_A5 |\
399 PSDMR_BSMA_A15_A17 |\
400 PSDMR_SDA10_PBI1_A7 |\
wdenk541a76d2003-05-03 15:50:43 +0000401 PSDMR_RFRC_7_CLK |\
wdenkafcebe02003-05-12 09:51:52 +0000402 PSDMR_PRETOACT_3W |\
403 PSDMR_ACTTORW_2W |\
wdenk541a76d2003-05-03 15:50:43 +0000404 PSDMR_LDOTOPRE_1C |\
405 PSDMR_WRC_1C |\
406 PSDMR_CL_2)
407
408 /* SDRAM initialization values for 9-column chips
409 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200410#define CONFIG_SYS_OR2_9COL (CONFIG_SYS_MIN_AM_MASK |\
wdenk541a76d2003-05-03 15:50:43 +0000411 ORxS_BPD_4 |\
wdenkafcebe02003-05-12 09:51:52 +0000412 ORxS_ROWST_PBI1_A6 |\
413 ORxS_NUMR_12)
wdenk541a76d2003-05-03 15:50:43 +0000414
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200415#define CONFIG_SYS_PSDMR_9COL (PSDMR_PBI |\
wdenkafcebe02003-05-12 09:51:52 +0000416 PSDMR_SDAM_A16_IS_A5 |\
417 PSDMR_BSMA_A15_A17 |\
418 PSDMR_SDA10_PBI1_A6 |\
wdenk541a76d2003-05-03 15:50:43 +0000419 PSDMR_RFRC_7_CLK |\
wdenkafcebe02003-05-12 09:51:52 +0000420 PSDMR_PRETOACT_3W |\
421 PSDMR_ACTTORW_2W |\
wdenk541a76d2003-05-03 15:50:43 +0000422 PSDMR_LDOTOPRE_1C |\
423 PSDMR_WRC_1C |\
424 PSDMR_CL_2)
425
426/*
427 * Init Memory Controller:
428 *
429 * Bank Bus Machine PortSz Device
430 * ---- --- ------- ------ ------
431 * 0 60x GPCM 8 bit Boot ROM
432 * 1 60x GPCM 64 bit FLASH
433 * 2 60x SDRAM 64 bit SDRAM
434 *
435 */
436
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200437#define CONFIG_SYS_MRS_OFFS 0x00000000
wdenk541a76d2003-05-03 15:50:43 +0000438
439/* Bank 0 - FLASH
440 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200441#define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BRx_BA_MSK) |\
wdenk57b2d802003-06-27 21:31:46 +0000442 BRx_PS_16 |\
443 BRx_MS_GPCM_P |\
444 BRx_V)
wdenk541a76d2003-05-03 15:50:43 +0000445
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200446#define CONFIG_SYS_OR0_PRELIM (P2SZ_TO_AM(CONFIG_SYS_FLASH_SIZE) |\
wdenk57b2d802003-06-27 21:31:46 +0000447 ORxG_CSNT |\
448 ORxG_ACS_DIV1 |\
449 ORxG_SCY_3_CLK |\
450 ORxU_EHTR_8IDLE)
wdenk541a76d2003-05-03 15:50:43 +0000451
452
453/* Bank 2 - 60x bus SDRAM
454 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200455#ifndef CONFIG_SYS_RAMBOOT
456#define CONFIG_SYS_BR2_PRELIM ((CONFIG_SYS_SDRAM_BASE & BRx_BA_MSK) |\
wdenk57b2d802003-06-27 21:31:46 +0000457 BRx_PS_64 |\
458 BRx_MS_SDRAM_P |\
459 BRx_V)
wdenk541a76d2003-05-03 15:50:43 +0000460
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200461#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_OR2_8COL
wdenk541a76d2003-05-03 15:50:43 +0000462
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200463#define CONFIG_SYS_PSDMR CONFIG_SYS_PSDMR_8COL
464#endif /* CONFIG_SYS_RAMBOOT */
wdenk541a76d2003-05-03 15:50:43 +0000465
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200466#define CONFIG_SYS_BR4_PRELIM ((RTC_BASE_ADDR & BRx_BA_MSK) |\
wdenk57b2d802003-06-27 21:31:46 +0000467 BRx_PS_8 |\
468 BRx_MS_UPMA |\
469 BRx_V)
wdenkd155afb2003-06-18 20:22:24 +0000470
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200471#define CONFIG_SYS_OR4_PRELIM (ORxU_AM_MSK | ORxU_BI)
wdenk57b2d802003-06-27 21:31:46 +0000472
wdenke5d61c72003-05-18 11:30:09 +0000473/*-----------------------------------------------------------------------
474 * PCMCIA stuff
475 *-----------------------------------------------------------------------
476 *
477 */
478#define CONFIG_I82365
479
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200480#define CONFIG_SYS_PCMCIA_MEM_ADDR 0x81000000
481#define CONFIG_SYS_PCMCIA_MEM_SIZE 0x1000
wdenke5d61c72003-05-18 11:30:09 +0000482
483/*-----------------------------------------------------------------------
484 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
485 *-----------------------------------------------------------------------
486 */
487
488#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
489
490#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
491#undef CONFIG_IDE_LED /* LED for ide not supported */
492#undef CONFIG_IDE_RESET /* reset for ide not supported */
493
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200494#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
495#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
wdenke5d61c72003-05-18 11:30:09 +0000496
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200497#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
wdenke5d61c72003-05-18 11:30:09 +0000498
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200499#define CONFIG_SYS_ATA_BASE_ADDR 0xa0000000
wdenke5d61c72003-05-18 11:30:09 +0000500
501/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200502#define CONFIG_SYS_ATA_DATA_OFFSET 0x100
wdenke5d61c72003-05-18 11:30:09 +0000503
504/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200505#define CONFIG_SYS_ATA_REG_OFFSET 0x100
wdenke5d61c72003-05-18 11:30:09 +0000506
507/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200508#define CONFIG_SYS_ATA_ALT_OFFSET 0x108
wdenke5d61c72003-05-18 11:30:09 +0000509
wdenk541a76d2003-05-03 15:50:43 +0000510#endif /* __CONFIG_H */