blob: af2adc701edb3ac8e2db1efe14f6b818d30096c8 [file] [log] [blame]
wdenk4fc95692003-02-28 00:49:47 +00001/*
2 * Cache operations for the cache instruction.
3 *
4 * This file is subject to the terms and conditions of the GNU General Public
5 * License. See the file "COPYING" in the main directory of this archive
6 * for more details.
7 *
Shinya Kuribayashic824af82008-03-25 11:43:17 +09008 * (C) Copyright 1996, 97, 99, 2002, 03 Ralf Baechle
9 * (C) Copyright 1999 Silicon Graphics, Inc.
wdenk4fc95692003-02-28 00:49:47 +000010 */
Shinya Kuribayashic824af82008-03-25 11:43:17 +090011#ifndef __ASM_CACHEOPS_H
12#define __ASM_CACHEOPS_H
wdenk4fc95692003-02-28 00:49:47 +000013
Paul Burton5429af82015-01-29 01:27:56 +000014#ifndef __ASSEMBLY__
15
16static inline void mips_cache(int op, const volatile void *addr)
17{
18#ifdef __GCC_HAVE_BUILTIN_MIPS_CACHE
19 __builtin_mips_cache(op, addr);
20#else
Tony Wud76628d2015-05-30 15:02:39 +080021 __asm__ __volatile__("cache %0, %1" : : "i"(op), "R"(addr));
Paul Burton5429af82015-01-29 01:27:56 +000022#endif
23}
24
25#endif /* !__ASSEMBLY__ */
26
wdenk4fc95692003-02-28 00:49:47 +000027/*
Shinya Kuribayashic824af82008-03-25 11:43:17 +090028 * Cache Operations available on all MIPS processors with R4000-style caches
wdenk4fc95692003-02-28 00:49:47 +000029 */
Zhi-zhou Zhang724f6182012-10-16 15:02:08 +020030#define INDEX_INVALIDATE_I 0x00
31#define INDEX_WRITEBACK_INV_D 0x01
32#define INDEX_LOAD_TAG_I 0x04
33#define INDEX_LOAD_TAG_D 0x05
34#define INDEX_STORE_TAG_I 0x08
35#define INDEX_STORE_TAG_D 0x09
Shinya Kuribayashic824af82008-03-25 11:43:17 +090036#if defined(CONFIG_CPU_LOONGSON2)
Zhi-zhou Zhang724f6182012-10-16 15:02:08 +020037#define HIT_INVALIDATE_I 0x00
Shinya Kuribayashic824af82008-03-25 11:43:17 +090038#else
Zhi-zhou Zhang724f6182012-10-16 15:02:08 +020039#define HIT_INVALIDATE_I 0x10
Shinya Kuribayashic824af82008-03-25 11:43:17 +090040#endif
Zhi-zhou Zhang724f6182012-10-16 15:02:08 +020041#define HIT_INVALIDATE_D 0x11
42#define HIT_WRITEBACK_INV_D 0x15
Shinya Kuribayashic824af82008-03-25 11:43:17 +090043
44/*
45 * R4000-specific cacheops
46 */
Zhi-zhou Zhang724f6182012-10-16 15:02:08 +020047#define CREATE_DIRTY_EXCL_D 0x0d
48#define FILL 0x14
49#define HIT_WRITEBACK_I 0x18
50#define HIT_WRITEBACK_D 0x19
Shinya Kuribayashic824af82008-03-25 11:43:17 +090051
52/*
53 * R4000SC and R4400SC-specific cacheops
54 */
Zhi-zhou Zhang724f6182012-10-16 15:02:08 +020055#define INDEX_INVALIDATE_SI 0x02
56#define INDEX_WRITEBACK_INV_SD 0x03
57#define INDEX_LOAD_TAG_SI 0x06
58#define INDEX_LOAD_TAG_SD 0x07
59#define INDEX_STORE_TAG_SI 0x0A
60#define INDEX_STORE_TAG_SD 0x0B
61#define CREATE_DIRTY_EXCL_SD 0x0f
62#define HIT_INVALIDATE_SI 0x12
63#define HIT_INVALIDATE_SD 0x13
64#define HIT_WRITEBACK_INV_SD 0x17
65#define HIT_WRITEBACK_SD 0x1b
66#define HIT_SET_VIRTUAL_SI 0x1e
67#define HIT_SET_VIRTUAL_SD 0x1f
wdenk4fc95692003-02-28 00:49:47 +000068
Shinya Kuribayashic824af82008-03-25 11:43:17 +090069/*
70 * R5000-specific cacheops
71 */
Zhi-zhou Zhang724f6182012-10-16 15:02:08 +020072#define R5K_PAGE_INVALIDATE_S 0x17
Shinya Kuribayashic824af82008-03-25 11:43:17 +090073
74/*
75 * RM7000-specific cacheops
76 */
Zhi-zhou Zhang724f6182012-10-16 15:02:08 +020077#define PAGE_INVALIDATE_T 0x16
Shinya Kuribayashic824af82008-03-25 11:43:17 +090078
79/*
80 * R10000-specific cacheops
81 *
82 * Cacheops 0x02, 0x06, 0x0a, 0x0c-0x0e, 0x16, 0x1a and 0x1e are unused.
83 * Most of the _S cacheops are identical to the R4000SC _SD cacheops.
84 */
Zhi-zhou Zhang724f6182012-10-16 15:02:08 +020085#define INDEX_WRITEBACK_INV_S 0x03
86#define INDEX_LOAD_TAG_S 0x07
87#define INDEX_STORE_TAG_S 0x0B
88#define HIT_INVALIDATE_S 0x13
89#define CACHE_BARRIER 0x14
90#define HIT_WRITEBACK_INV_S 0x17
91#define INDEX_LOAD_DATA_I 0x18
92#define INDEX_LOAD_DATA_D 0x19
93#define INDEX_LOAD_DATA_S 0x1b
94#define INDEX_STORE_DATA_I 0x1c
95#define INDEX_STORE_DATA_D 0x1d
96#define INDEX_STORE_DATA_S 0x1f
Shinya Kuribayashic824af82008-03-25 11:43:17 +090097
98#endif /* __ASM_CACHEOPS_H */