blob: 598020c8676705c281f81577263a2ccc7931789d [file] [log] [blame]
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +02001/*
Wolfgang Denk3edb6202014-10-24 15:31:26 +02002 * (C) Copyright 2000-2014
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +02003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * (C) Copyright 2006
6 * Martin Krause, TQ-Systems GmBH, martin.krause@tqs.de
7 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02008 * SPDX-License-Identifier: GPL-2.0+
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +02009 */
10
11/*
12 * board/config.h - configuration options, board specific
13 */
14
15#ifndef __CONFIG_H
16#define __CONFIG_H
17
18/*
19 * High Level Configuration Options
20 * (easy to change)
21 */
22
23#define CONFIG_MPC885 1 /* This is a MPC885 CPU */
24#define CONFIG_TQM885D 1 /* ...on a TQM88D module */
Wolfgang Denk3edb6202014-10-24 15:31:26 +020025#define CONFIG_SYS_GENERIC_BOARD
26#define CONFIG_DISPLAY_BOARDINFO
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +020027
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020028#define CONFIG_SYS_TEXT_BASE 0x40000000
29
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +020030#define CONFIG_8xx_OSCLK 10000000 /* 10 MHz - PLL input clock */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020031#define CONFIG_SYS_8xx_CPUCLK_MIN 15000000 /* 15 MHz - CPU minimum clock */
32#define CONFIG_SYS_8xx_CPUCLK_MAX 133000000 /* 133 MHz - CPU maximum clock */
Jens Gehrlein6b206d62007-09-26 17:55:54 +020033#define CONFIG_8xx_CPUCLK_DEFAULT 66000000 /* 66 MHz - CPU default clock */
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +020034 /* (it will be used if there is no */
35 /* 'cpuclk' variable with valid value) */
36
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +020037#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
Wolfgang Denkf0d526a2009-07-28 22:13:52 +020038#define CONFIG_SYS_SMC_RXBUFLEN 128
39#define CONFIG_SYS_MAXIDLE 10
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +020040#define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
41
42#define CONFIG_BOOTCOUNT_LIMIT
43
44#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
45
46#define CONFIG_BOARD_TYPES 1 /* support board types */
47
48#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk1baed662008-03-03 12:16:44 +010049 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +020050 "echo"
51
52#undef CONFIG_BOOTARGS
53
54#define CONFIG_EXTRA_ENV_SETTINGS \
55 "netdev=eth0\0" \
56 "nfsargs=setenv bootargs root=/dev/nfs rw " \
57 "nfsroot=${serverip}:${rootpath}\0" \
58 "ramargs=setenv bootargs root=/dev/ram rw\0" \
59 "addip=setenv bootargs ${bootargs} " \
60 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
61 ":${hostname}:${netdev}:off panic=1\0" \
62 "flash_nfs=run nfsargs addip;" \
63 "bootm ${kernel_addr}\0" \
64 "flash_self=run ramargs addip;" \
65 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
66 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
67 "rootpath=/opt/eldk/ppc_8xx\0" \
Martin Krausefa83bbb2007-09-26 17:55:56 +020068 "bootfile=/tftpboot/TQM885D/uImage\0" \
69 "fdt_addr=400C0000\0" \
70 "kernel_addr=40100000\0" \
71 "ramdisk_addr=40280000\0" \
72 "load=tftp 200000 ${u-boot}\0" \
73 "update=protect off 40000000 +${filesize};" \
74 "erase 40000000 +${filesize};" \
75 "cp.b 200000 40000000 ${filesize};" \
76 "protect on 40000000 +${filesize}\0" \
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +020077 ""
78#define CONFIG_BOOTCOMMAND "run flash_self"
79
80#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020081#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +020082
83#undef CONFIG_WATCHDOG /* watchdog disabled */
84
85#define CONFIG_STATUS_LED 1 /* Status LED enabled */
86
87#undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
88
89/* enable I2C and select the hardware/software driver */
Heiko Schocher479a4cf2013-01-29 08:53:15 +010090#define CONFIG_SYS_I2C
91#define CONFIG_SYS_I2C_SOFT /* I2C bit-banged */
92#define CONFIG_SYS_I2C_SOFT_SPEED 93000 /* 93 kHz is supposed to work */
93#define CONFIG_SYS_I2C_SOFT_SLAVE 0xFE
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +020094/*
95 * Software (bit-bang) I2C driver configuration
96 */
97#define PB_SCL 0x00000020 /* PB 26 */
98#define PB_SDA 0x00000010 /* PB 27 */
99
100#define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
101#define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
102#define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
103#define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
104#define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
105 else immr->im_cpm.cp_pbdat &= ~PB_SDA
106#define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
107 else immr->im_cpm.cp_pbdat &= ~PB_SCL
108#define I2C_DELAY udelay(2) /* 1/4 I2C clock duration */
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200109
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM AT24C?? */
111#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* two byte address */
112#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
113#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200114
115# define CONFIG_RTC_DS1337 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200116# define CONFIG_SYS_I2C_RTC_ADDR 0x68
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200117
Jon Loeliger530ca672007-07-09 21:38:02 -0500118/*
119 * BOOTP options
120 */
121#define CONFIG_BOOTP_SUBNETMASK
122#define CONFIG_BOOTP_GATEWAY
123#define CONFIG_BOOTP_HOSTNAME
124#define CONFIG_BOOTP_BOOTPATH
125#define CONFIG_BOOTP_BOOTFILESIZE
126
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200127
128#define CONFIG_MAC_PARTITION
129#define CONFIG_DOS_PARTITION
130
Martin Krausefa83bbb2007-09-26 17:55:56 +0200131#undef CONFIG_RTC_MPC8xx /* MPC885 does not support RTC */
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200132
133#define CONFIG_TIMESTAMP /* but print image timestmps */
134
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200135
Jon Loeligeredccb462007-07-04 22:30:50 -0500136/*
137 * Command line configuration.
138 */
139#include <config_cmd_default.h>
140
141#define CONFIG_CMD_ASKENV
142#define CONFIG_CMD_DATE
143#define CONFIG_CMD_DHCP
144#define CONFIG_CMD_EEPROM
Wolfgang Denkbf308ec2009-02-21 21:51:21 +0100145#define CONFIG_CMD_EXT2
Jon Loeligeredccb462007-07-04 22:30:50 -0500146#define CONFIG_CMD_I2C
147#define CONFIG_CMD_IDE
148#define CONFIG_CMD_MII
149#define CONFIG_CMD_NFS
150#define CONFIG_CMD_PING
151
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200152
153/*
154 * Miscellaneous configurable options
155 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200156#define CONFIG_SYS_LONGHELP /* undef to save memory */
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200157
Wolfgang Denk274bac52006-10-28 02:29:14 +0200158#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200159#define CONFIG_SYS_HUSH_PARSER 1 /* Use the HUSH parser */
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200160
Jon Loeligeredccb462007-07-04 22:30:50 -0500161#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200162#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200163#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200164#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200165#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200166#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
167#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
168#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200169
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200170#define CONFIG_SYS_MEMTEST_START 0x0100000 /* memtest works on */
171#define CONFIG_SYS_MEMTEST_END 0x0300000 /* 1 ... 3 MB in DRAM */
172#define CONFIG_SYS_ALT_MEMTEST /* alternate, more extensive
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200173 memory test.*/
174
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200176
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200177/*
Jon Loeligerbeb9ff42007-07-10 09:22:23 -0500178 * Enable loopw command.
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200179 */
180#define CONFIG_LOOPW
181
182/*
183 * Low Level Configuration Settings
184 * (address mappings, register initial values, etc.)
185 * You should know what you are doing if you make changes here.
186 */
187/*-----------------------------------------------------------------------
188 * Internal Memory Mapped Register
189 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200190#define CONFIG_SYS_IMMR 0xFFF00000
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200191
192/*-----------------------------------------------------------------------
193 * Definitions for initial stack pointer and data area (in DPRAM)
194 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200195#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200196#define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200197#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200199
200/*-----------------------------------------------------------------------
201 * Start addresses for the final memory configuration
202 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200203 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200204 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200205#define CONFIG_SYS_SDRAM_BASE 0x00000000
206#define CONFIG_SYS_FLASH_BASE 0x40000000
207#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
208#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
209#define CONFIG_SYS_MALLOC_LEN (256 << 10) /* Reserve 128 kB for malloc() */
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200210
211/*
212 * For booting Linux, the board info and command line data
213 * have to be in the first 8 MB of memory, since this is
214 * the maximum mapped by the Linux kernel during initialization.
215 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200216#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200217
218/*-----------------------------------------------------------------------
219 * FLASH organization
220 */
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200221
Martin Krausec098b0e2007-09-27 11:10:08 +0200222/* use CFI flash driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200223#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200224#define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200225#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
226#define CONFIG_SYS_FLASH_EMPTY_INFO
227#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
228#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
229#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200230
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200231#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200232#define CONFIG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */
233#define CONFIG_ENV_SIZE 0x08000 /* Total Size of Environment */
234#define CONFIG_ENV_SECT_SIZE 0x40000 /* Total Size of Environment Sector */
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200235
236/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200237#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SECT_SIZE)
238#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200239
240/*-----------------------------------------------------------------------
241 * Hardware Information Block
242 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200243#define CONFIG_SYS_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
244#define CONFIG_SYS_HWINFO_SIZE 0x00000040 /* size of HW Info block */
245#define CONFIG_SYS_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200246
247/*-----------------------------------------------------------------------
248 * Cache Configuration
249 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200250#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
Jon Loeligeredccb462007-07-04 22:30:50 -0500251#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200252#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200253#endif
254
255/*-----------------------------------------------------------------------
256 * SYPCR - System Protection Control 11-9
257 * SYPCR can only be written once after reset!
258 *-----------------------------------------------------------------------
259 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
260 */
261#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200262#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200263 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
264#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200265#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200266#endif
267
268/*-----------------------------------------------------------------------
269 * SIUMCR - SIU Module Configuration 11-6
270 *-----------------------------------------------------------------------
271 * PCMCIA config., multi-function pin tri-state
272 */
273#ifndef CONFIG_CAN_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200274#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200275#else /* we must activate GPL5 in the SIUMCR for CAN */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200276#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200277#endif /* CONFIG_CAN_DRIVER */
278
279/*-----------------------------------------------------------------------
280 * TBSCR - Time Base Status and Control 11-26
281 *-----------------------------------------------------------------------
282 * Clear Reference Interrupt Status, Timebase freezing enabled
283 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200284#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200285
286/*-----------------------------------------------------------------------
287 * PISCR - Periodic Interrupt Status and Control 11-31
288 *-----------------------------------------------------------------------
289 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
290 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200291#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200292
293/*-----------------------------------------------------------------------
294 * SCCR - System Clock and reset Control Register 15-27
295 *-----------------------------------------------------------------------
296 * Set clock output, timebase and RTC source and divider,
297 * power management and some other internal clocks
298 */
299#define SCCR_MASK SCCR_EBDF11
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200300#define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200301 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
302 SCCR_DFALCD00)
303
304/*-----------------------------------------------------------------------
305 * PCMCIA stuff
306 *-----------------------------------------------------------------------
307 *
308 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200309#define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
310#define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
311#define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
312#define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
313#define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
314#define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
315#define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
316#define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200317
318/*-----------------------------------------------------------------------
319 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
320 *-----------------------------------------------------------------------
321 */
322
Pavel Herrmann2c13c4a2012-10-09 07:01:56 +0000323#define CONFIG_IDE_PREINIT 1 /* Use preinit IDE hook */
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200324#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
325
326#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
327#undef CONFIG_IDE_LED /* LED for ide not supported */
328#undef CONFIG_IDE_RESET /* reset for ide not supported */
329
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200330#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
331#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200332
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200333#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200334
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200335#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200336
337/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200338#define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200339
340/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200341#define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200342
343/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200344#define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200345
346/*-----------------------------------------------------------------------
347 *
348 *-----------------------------------------------------------------------
349 *
350 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200351#define CONFIG_SYS_DER 0
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200352
353/*
354 * Init Memory Controller:
355 *
356 * BR0/1 and OR0/1 (FLASH)
357 */
358
359#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
360#define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
361
362/* used to re-map FLASH both when starting from SRAM or FLASH:
363 * restrict access enough to keep SRAM working (if any)
364 * but not too much to meddle with FLASH accesses
365 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200366#define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
367#define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200368
369/*
370 * FLASH timing: Default value of OR0 after reset
371 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200372#define CONFIG_SYS_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_MSK | OR_BI | \
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200373 OR_SCY_6_CLK | OR_TRLX)
374
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200375#define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
376#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
377#define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200378
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200379#define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
380#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
381#define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200382
383/*
384 * BR2/3 and OR2/3 (SDRAM)
385 *
386 */
387#define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
388#define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
389#define SDRAM_MAX_SIZE (256 << 20) /* max 256 MB per bank */
390
391/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200392#define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200393
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200394#define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
395#define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200396
397#ifndef CONFIG_CAN_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200398#define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
399#define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200400#else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200401#define CONFIG_SYS_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
402#define CONFIG_SYS_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
403#define CONFIG_SYS_OR3_CAN (CONFIG_SYS_CAN_OR_AM | OR_G5LA | OR_BI)
404#define CONFIG_SYS_BR3_CAN ((CONFIG_SYS_CAN_BASE & BR_BA_MSK) | \
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200405 BR_PS_8 | BR_MS_UPMB | BR_V )
406#endif /* CONFIG_CAN_DRIVER */
407
408/*
409 * 4096 Rows from SDRAM example configuration
410 * 1000 factor s -> ms
411 * 64 PTP (pre-divider from MPTPR) from SDRAM example configuration
412 * 4 Number of refresh cycles per period
413 * 64 Refresh cycle in ms per number of rows
414 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200415#define CONFIG_SYS_PTA_PER_CLK ((4096 * 64 * 1000) / (4 * 64))
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200416
417/*
Jens Gehrlein9bbaa032007-09-27 14:54:46 +0200418 * Periodic timer (MAMR[PTx]) for 4 * 7.8 us refresh (= 31.2 us per quad)
419 *
420 * CPUclock(MHz) * 31.2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200421 * CONFIG_SYS_MAMR_PTA = ----------------------------------- with DFBRG = 0
Jens Gehrlein9bbaa032007-09-27 14:54:46 +0200422 * 2^(2*SCCR[DFBRG]) * MPTPR_PTP_DIV16
423 *
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200424 * CPU clock = 15 MHz: CONFIG_SYS_MAMR_PTA = 29 -> 4 * 7.73 us
425 * CPU clock = 50 MHz: CONFIG_SYS_MAMR_PTA = 97 -> 4 * 7.76 us
426 * CPU clock = 66 MHz: CONFIG_SYS_MAMR_PTA = 128 -> 4 * 7.75 us
427 * CPU clock = 133 MHz: CONFIG_SYS_MAMR_PTA = 255 -> 4 * 7.67 us
Jens Gehrlein9bbaa032007-09-27 14:54:46 +0200428 *
429 * Value 97 is for 4 * 7.8 us at 50 MHz. So the refresh cycle requirement will
430 * be met also in the default configuration, i.e. if environment variable
431 * 'cpuclk' is not set.
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200432 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200433#define CONFIG_SYS_MAMR_PTA 128
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200434
435/*
Jens Gehrlein9bbaa032007-09-27 14:54:46 +0200436 * Memory Periodic Timer Prescaler Register (MPTPR) values.
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200437 */
Jens Gehrlein9bbaa032007-09-27 14:54:46 +0200438/* 4 * 7.8 us refresh (= 31.2 us per quad) at 50 MHz and PTA = 97 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200439#define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16
Jens Gehrlein9bbaa032007-09-27 14:54:46 +0200440/* 4 * 3.9 us refresh (= 15.6 us per quad) at 50 MHz and PTA = 97 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200441#define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200442
443/*
444 * MAMR settings for SDRAM
445 */
446
447/* 8 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200448#define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200449 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
450 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
451/* 9 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200452#define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200453 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
454 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
455/* 10 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200456#define CONFIG_SYS_MAMR_10COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200457 MAMR_AMA_TYPE_2 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A9 | \
458 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
459
460/*
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200461 * Network configuration
462 */
463#define CONFIG_SCC2_ENET /* enable ethernet on SCC2 */
464#define CONFIG_FEC_ENET /* enable ethernet on FEC */
465#define CONFIG_ETHER_ON_FEC1 /* ... for FEC1 */
466#define CONFIG_ETHER_ON_FEC2 /* ... for FEC2 */
467
Jon Loeligeredccb462007-07-04 22:30:50 -0500468#if defined(CONFIG_CMD_MII)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200469#define CONFIG_SYS_DISCOVER_PHY
TsiChung Liewb3162452008-03-30 01:22:13 -0500470#define CONFIG_MII_INIT 1
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200471#endif
472
473#define CONFIG_NET_RETRY_COUNT 1 /* reduce max. timeout before
474 switching to another netwok (if the
475 tried network is unreachable) */
476
Heiko Schocherc5e84052010-07-20 17:45:02 +0200477#define CONFIG_ETHPRIME "SCC"
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200478
Heiko Schocherc95fa8b2010-02-09 15:50:27 +0100479/* pass open firmware flat tree */
480#define CONFIG_OF_LIBFDT 1
481#define CONFIG_OF_BOARD_SETUP 1
482#define CONFIG_HWCONFIG 1
483
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200484#endif /* __CONFIG_H */