blob: a8b4fbb7f84eedcab0ad9a5720d4ec570d881d7d [file] [log] [blame]
wdenk0f8c9762002-08-19 11:57:05 +00001/*
2 * (C) Copyright 2000
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenk0f8c9762002-08-19 11:57:05 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
19
20#define CONFIG_MPC823 1 /* This is a MPC823 CPU */
21#define CONFIG_SPD823TS 1 /* ...on a SPD823TS board */
22
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020023#define CONFIG_SYS_TEXT_BASE 0xFF000000
24
Peter Tyserd3d9a502009-09-16 22:03:08 -050025#define CONFIG_RESET_PHY_R 1 /* Call reset_phy() */
26
wdenk0f8c9762002-08-19 11:57:05 +000027#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
28#undef CONFIG_8xx_CONS_SMC2
29#undef CONFIG_8xx_CONS_NONE
30#define CONFIG_BAUDRATE 115200
31#if 0
32#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
33#else
34#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
35#endif
36
37#define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
38
39#define CONFIG_BOOTCOMMAND "bootp" /* autoboot command */
40
41#define CONFIG_BOOTARGS "root=/dev/nfs rw " \
42 "nfsroot=10.0.0.2:/opt/eldk/ppc_8xx " \
43 "nfsaddrs=10.0.0.99:10.0.0.2"
44
45#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020046#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
wdenk0f8c9762002-08-19 11:57:05 +000047
48#undef CONFIG_WATCHDOG /* watchdog disabled */
49
Jon Loeligerd866df32007-07-08 15:02:44 -050050
51/*
52 * Command line configuration.
53 */
54#include <config_cmd_default.h>
55
56#define CONFIG_CMD_IDE
57
Mike Frysinger78dcaf42009-01-28 19:08:14 -050058#undef CONFIG_CMD_SAVEENV
Jon Loeligerd866df32007-07-08 15:02:44 -050059#undef CONFIG_CMD_FLASH
60
61
wdenk0f8c9762002-08-19 11:57:05 +000062#define CONFIG_MAC_PARTITION
63#define CONFIG_DOS_PARTITION
64
Jon Loeliger7846bb22007-07-09 21:31:24 -050065/*
66 * BOOTP options
67 */
68#define CONFIG_BOOTP_SUBNETMASK
69#define CONFIG_BOOTP_GATEWAY
70#define CONFIG_BOOTP_HOSTNAME
71#define CONFIG_BOOTP_BOOTPATH
72#define CONFIG_BOOTP_BOOTFILESIZE
73
wdenk0f8c9762002-08-19 11:57:05 +000074
wdenk0f8c9762002-08-19 11:57:05 +000075/*----------------------------------------------------------------------*/
76#define CONFIG_ETHADDR 00:D0:93:00:01:CB
77#define CONFIG_IPADDR 10.0.0.98
78#define CONFIG_SERVERIP 10.0.0.1
79#undef CONFIG_BOOTCOMMAND
wdenkef5fe752003-03-12 10:41:04 +000080#define CONFIG_BOOTCOMMAND "tftp 200000 uImage;bootm 200000"
wdenk0f8c9762002-08-19 11:57:05 +000081/*----------------------------------------------------------------------*/
82
83/*
84 * Miscellaneous configurable options
85 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020086#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jon Loeligerd866df32007-07-08 15:02:44 -050087#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020088#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk0f8c9762002-08-19 11:57:05 +000089#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk0f8c9762002-08-19 11:57:05 +000091#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020092#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
93#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
94#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk0f8c9762002-08-19 11:57:05 +000095
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020096#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
97#define CONFIG_SYS_MEMTEST_END 0x00F00000 /* 1 ... 15MB in DRAM */
wdenk0f8c9762002-08-19 11:57:05 +000098
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#define CONFIG_SYS_LOAD_ADDR 0x00100000 /* default load address */
wdenk0f8c9762002-08-19 11:57:05 +0000100
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200101#define CONFIG_SYS_PIO_MODE 0 /* IDE interface in PIO Mode 0 */
wdenk0f8c9762002-08-19 11:57:05 +0000102
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200103#define CONFIG_SYS_PC_IDE_RESET ((ushort)0x0008) /* PC 12 */
wdenk0f8c9762002-08-19 11:57:05 +0000104
wdenk0f8c9762002-08-19 11:57:05 +0000105/*
106 * Low Level Configuration Settings
107 * (address mappings, register initial values, etc.)
108 * You should know what you are doing if you make changes here.
109 */
110/*-----------------------------------------------------------------------
111 * Internal Memory Mapped Register
112 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113#define CONFIG_SYS_IMMR 0xFFF00000 /* was: 0xFF000000 */
wdenk0f8c9762002-08-19 11:57:05 +0000114
115/*-----------------------------------------------------------------------
116 * Definitions for initial stack pointer and data area (in DPRAM)
117 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200118#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200119#define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200120#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk0f8c9762002-08-19 11:57:05 +0000122
123/*-----------------------------------------------------------------------
124 * Start addresses for the final memory configuration
125 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200126 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenk0f8c9762002-08-19 11:57:05 +0000127 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200128#define CONFIG_SYS_SDRAM_BASE 0x00000000
129#define CONFIG_SYS_FLASH_BASE 0xFF000000
wdenk0f8c9762002-08-19 11:57:05 +0000130#ifdef DEBUG
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200131#define CONFIG_SYS_MONITOR_LEN (512 << 10) /* Reserve 512 kB for Monitor */
wdenk0f8c9762002-08-19 11:57:05 +0000132#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200133#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
wdenk0f8c9762002-08-19 11:57:05 +0000134#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200135#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
136#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenk0f8c9762002-08-19 11:57:05 +0000137
138/*
139 * For booting Linux, the board info and command line data
140 * have to be in the first 8 MB of memory, since this is
141 * the maximum mapped by the Linux kernel during initialization.
142 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200143#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk0f8c9762002-08-19 11:57:05 +0000144/*-----------------------------------------------------------------------
145 * FLASH organization
146 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200147#define CONFIG_SYS_MAX_FLASH_BANKS 0 /* max number of memory banks */
148#define CONFIG_SYS_MAX_FLASH_SECT 0 /* max number of sectors on one chip */
wdenk0f8c9762002-08-19 11:57:05 +0000149
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200150#define CONFIG_SYS_FLASH_ERASE_TOUT 0 /* Timeout for Flash Erase (in ms) */
151#define CONFIG_SYS_FLASH_WRITE_TOUT 0 /* Timeout for Flash Write (in ms) */
wdenk0f8c9762002-08-19 11:57:05 +0000152
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200153#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200154#define CONFIG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
155#define CONFIG_ENV_SIZE 0x0800 /* Total Size of Environment Sector */
wdenk0f8c9762002-08-19 11:57:05 +0000156/*-----------------------------------------------------------------------
157 * Cache Configuration
158 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200159#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
Jon Loeligerd866df32007-07-08 15:02:44 -0500160#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200161#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
wdenk0f8c9762002-08-19 11:57:05 +0000162#endif
163
164/*-----------------------------------------------------------------------
165 * SYPCR - System Protection Control 11-9
166 * SYPCR can only be written once after reset!
167 *-----------------------------------------------------------------------
168 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
169 */
170#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenk0f8c9762002-08-19 11:57:05 +0000172 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
173#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200174#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
wdenk0f8c9762002-08-19 11:57:05 +0000175#endif
176
177/*-----------------------------------------------------------------------
178 * SIUMCR - SIU Module Configuration 11-6
179 *-----------------------------------------------------------------------
180 * PCMCIA config., multi-function pin tri-state
181 */
182/* 0x00000040 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200183#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC00 | SIUMCR_GB5E)
wdenk0f8c9762002-08-19 11:57:05 +0000184
185/*-----------------------------------------------------------------------
186 * TBSCR - Time Base Status and Control 11-26
187 *-----------------------------------------------------------------------
188 * Clear Reference Interrupt Status, Timebase freezing enabled
189 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200190#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
wdenk0f8c9762002-08-19 11:57:05 +0000191
192/*-----------------------------------------------------------------------
193 * PISCR - Periodic Interrupt Status and Control 11-31
194 *-----------------------------------------------------------------------
195 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
196 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200197#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
wdenk0f8c9762002-08-19 11:57:05 +0000198
199/*-----------------------------------------------------------------------
200 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
201 *-----------------------------------------------------------------------
202 * Reset PLL lock status sticky bit, timer expired status bit and timer
203 * interrupt status bit, set PLL multiplication factor !
204 */
205/* 0x00b0c0c0 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200206#define CONFIG_SYS_PLPRCR \
wdenk0f8c9762002-08-19 11:57:05 +0000207 ( (11 << PLPRCR_MF_SHIFT) | \
208 PLPRCR_SPLSS | PLPRCR_TEXPS | /*PLPRCR_TMIST|*/ \
209 /*PLPRCR_CSRC|*/ PLPRCR_LPM_NORMAL | \
210 PLPRCR_CSR | PLPRCR_LOLRE /*|PLPRCR_FIOPD*/ \
211 )
212
213/*-----------------------------------------------------------------------
214 * SCCR - System Clock and reset Control Register 15-27
215 *-----------------------------------------------------------------------
216 * Set clock output, timebase and RTC source and divider,
217 * power management and some other internal clocks
218 */
219#define SCCR_MASK SCCR_EBDF11
220/* 0x01800014 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200221#define CONFIG_SYS_SCCR (SCCR_COM00 | /*SCCR_TBS|*/ \
wdenk0f8c9762002-08-19 11:57:05 +0000222 SCCR_RTDIV | SCCR_RTSEL | \
223 /*SCCR_CRQEN|*/ /*SCCR_PRQEN|*/ \
224 SCCR_EBDF00 | SCCR_DFSYNC00 | \
225 SCCR_DFBRG00 | SCCR_DFNL000 | \
226 SCCR_DFNH000 | SCCR_DFLCD101 | \
227 SCCR_DFALCD00)
228
229/*-----------------------------------------------------------------------
230 * RTCSC - Real-Time Clock Status and Control Register
231 *-----------------------------------------------------------------------
232 */
233/* 0x00C3 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200234#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
wdenk0f8c9762002-08-19 11:57:05 +0000235
236
237/*-----------------------------------------------------------------------
238 * RCCR - RISC Controller Configuration Register
239 *-----------------------------------------------------------------------
240 */
241/* TIMEP=2 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200242#define CONFIG_SYS_RCCR 0x0200
wdenk0f8c9762002-08-19 11:57:05 +0000243
244/*-----------------------------------------------------------------------
245 * RMDS - RISC Microcode Development Support Control Register
246 *-----------------------------------------------------------------------
247 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200248#define CONFIG_SYS_RMDS 0
wdenk0f8c9762002-08-19 11:57:05 +0000249
250/*-----------------------------------------------------------------------
251 * SDSR - SDMA Status Register
252 *-----------------------------------------------------------------------
253 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200254#define CONFIG_SYS_SDSR ((u_char)0x83)
wdenk0f8c9762002-08-19 11:57:05 +0000255
256/*-----------------------------------------------------------------------
257 * SDMR - SDMA Mask Register
258 *-----------------------------------------------------------------------
259 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200260#define CONFIG_SYS_SDMR ((u_char)0x00)
wdenk0f8c9762002-08-19 11:57:05 +0000261
262/*-----------------------------------------------------------------------
263 *
264 * Interrupt Levels
265 *-----------------------------------------------------------------------
266 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200267#define CONFIG_SYS_CPM_INTERRUPT 13 /* SIU_LEVEL6 */
wdenk0f8c9762002-08-19 11:57:05 +0000268
269/*-----------------------------------------------------------------------
270 * PCMCIA stuff
271 *-----------------------------------------------------------------------
272 *
273 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200274#define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
275#define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
276#define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
277#define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
278#define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
279#define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
280#define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
281#define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
wdenk0f8c9762002-08-19 11:57:05 +0000282
283/*-----------------------------------------------------------------------
284 * IDE/ATA stuff
285 *-----------------------------------------------------------------------
286 */
Pavel Herrmann2c13c4a2012-10-09 07:01:56 +0000287#define CONFIG_IDE_PREINIT 1 /* Use preinit IDE hook */
288#define CONFIG_IDE_INIT_POSTRESET 1 /* Use postreset IDE hook */
wdenk0f8c9762002-08-19 11:57:05 +0000289#define CONFIG_IDE_8xx_DIRECT 1 /* PCMCIA interface required */
290#define CONFIG_IDE_LED 1 /* LED for ide supported */
291#define CONFIG_IDE_RESET 1 /* reset for ide supported */
292
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200293#define CONFIG_SYS_IDE_MAXBUS 2 /* max. 2 IDE busses */
294#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */
wdenk0f8c9762002-08-19 11:57:05 +0000295
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200296#define CONFIG_SYS_ATA_BASE_ADDR 0xFE100000
297#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
298#define CONFIG_SYS_ATA_IDE1_OFFSET 0x0C00
wdenk0f8c9762002-08-19 11:57:05 +0000299
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200300#define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
301#define CONFIG_SYS_ATA_REG_OFFSET 0x0080 /* Offset for normal register accesses */
302#define CONFIG_SYS_ATA_ALT_OFFSET 0x0100 /* Offset for alternate registers */
wdenk0f8c9762002-08-19 11:57:05 +0000303
304/*-----------------------------------------------------------------------
305 *
306 *-----------------------------------------------------------------------
307 *
308 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200309#define CONFIG_SYS_DER 0
wdenk0f8c9762002-08-19 11:57:05 +0000310
311/*
312 * Init Memory Controller:
313 *
314 * BR0/1 and OR0/1 (FLASH)
315 */
316
317#define FLASH_BASE0_PRELIM 0xFF000000 /* FLASH bank #0 */
318#define FLASH_BASE1_PRELIM 0xFF080000 /* FLASH bank #1 */
319
320/* used to re-map FLASH both when starting from SRAM or FLASH:
321 * restrict access enough to keep SRAM working (if any)
322 * but not too much to meddle with FLASH accesses
323 */
324/* EPROMs are 512kb */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200325#define CONFIG_SYS_REMAP_OR_AM 0xFFF80000 /* OR addr mask */
326#define CONFIG_SYS_PRELIM_OR_AM 0xFFF80000 /* OR addr mask */
wdenk0f8c9762002-08-19 11:57:05 +0000327
328/* FLASH timing: ACS = 11, TRLX = 0, CSNT = 1, SCY = 5, EHTR = 1 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200329#define CONFIG_SYS_OR_TIMING_FLASH (/* OR_CSNT_SAM | */ OR_ACS_DIV4 | OR_BI | \
wdenk0f8c9762002-08-19 11:57:05 +0000330 OR_SCY_5_CLK | OR_EHTR)
331
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200332#define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
333#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
wdenk0f8c9762002-08-19 11:57:05 +0000334/* 16 bit, bank valid */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200335#define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V )
wdenk0f8c9762002-08-19 11:57:05 +0000336
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200337#define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
338#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
wdenk0f8c9762002-08-19 11:57:05 +0000339/* 16 bit, bank valid */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200340#define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V )
wdenk0f8c9762002-08-19 11:57:05 +0000341
342/*
343 * BR2-5 and OR2-5 (SRAM/SDRAM/PER8/SHARC)
344 *
345 */
346#define SRAM_BASE 0xFE200000 /* SRAM bank */
347#define SRAM_OR_AM 0xFFE00000 /* SRAM is 2 MB */
348
349#define SDRAM_BASE3_PRELIM 0x00000000 /* SDRAM bank */
350#define SDRAM_PRELIM_OR_AM 0xF8000000 /* map max. 128 MB */
351#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB SDRAM */
352
353#define PER8_BASE 0xFE000000 /* PER8 bank */
354#define PER8_OR_AM 0xFFF00000 /* PER8 is 1 MB */
355
356#define SHARC_BASE 0xFE400000 /* SHARC bank */
357#define SHARC_OR_AM 0xFFC00000 /* SHARC is 4 MB */
358
359/* SRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
360
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200361#define CONFIG_SYS_OR_TIMING_SRAM 0x00000D42 /* SRAM-Timing */
362#define CONFIG_SYS_OR2 (SRAM_OR_AM | CONFIG_SYS_OR_TIMING_SRAM )
363#define CONFIG_SYS_BR2 ((SRAM_BASE & BR_BA_MSK) | BR_PS_16 | BR_V )
wdenk0f8c9762002-08-19 11:57:05 +0000364
365/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
366
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200367#define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00 /* SDRAM-Timing */
368#define CONFIG_SYS_OR3_PRELIM (SDRAM_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
369#define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMB | BR_V )
wdenk0f8c9762002-08-19 11:57:05 +0000370
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200371#define CONFIG_SYS_OR_TIMING_PER8 0x00000F32 /* PER8-Timing */
372#define CONFIG_SYS_OR4 (PER8_OR_AM | CONFIG_SYS_OR_TIMING_PER8 )
373#define CONFIG_SYS_BR4 ((PER8_BASE & BR_BA_MSK) | BR_PS_8 | BR_V )
wdenk0f8c9762002-08-19 11:57:05 +0000374
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200375#define CONFIG_SYS_OR_TIMING_SHARC 0x00000700 /* SHARC-Timing */
376#define CONFIG_SYS_OR5 (SHARC_OR_AM | CONFIG_SYS_OR_TIMING_SHARC )
377#define CONFIG_SYS_BR5 ((SHARC_BASE & BR_BA_MSK) | BR_PS_32 | BR_MS_UPMA | BR_V )
wdenk0f8c9762002-08-19 11:57:05 +0000378/*
379 * Memory Periodic Timer Prescaler
380 */
381
382/* periodic timer for refresh */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200383#define CONFIG_SYS_MBMR_PTB 204
wdenk0f8c9762002-08-19 11:57:05 +0000384
385/* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200386#define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
387#define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
wdenk0f8c9762002-08-19 11:57:05 +0000388
389/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200390#define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
391#define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
wdenk0f8c9762002-08-19 11:57:05 +0000392
393/*
394 * MBMR settings for SDRAM
395 */
396
397/* 8 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200398#define CONFIG_SYS_MBMR_8COL ((CONFIG_SYS_MBMR_PTB << MBMR_PTB_SHIFT) | \
wdenk2bb11052003-07-17 23:16:40 +0000399 MBMR_AMB_TYPE_0 | MBMR_DSB_1_CYCL | MBMR_G0CLB_A11 | \
400 MBMR_RLFB_1X | MBMR_WLFB_1X | MBMR_TLFB_4X)
wdenk0f8c9762002-08-19 11:57:05 +0000401
wdenk0f8c9762002-08-19 11:57:05 +0000402#endif /* __CONFIG_H */