blob: 40a05d2b913fc1b71e42652977301fdeb6fe1bd9 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TsiChung Liewe7e4fc82008-10-22 11:38:21 +00002/*
3 * m5301x.h -- Definitions for Freescale Coldfire 5301x
4 *
5 * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
6 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +00007 */
8
9#ifndef m5301x_h
10#define m5301x_h
11
12/* *** System Control Module (SCM) *** */
13#define SCM_MPR_MPROT0(x) (((x) & 0x0F) << 28)
14#define SCM_MPR_MPROT1(x) (((x) & 0x0F) << 24)
15#define SCM_MPR_MPROT2(x) (((x) & 0x0F) << 20)
16#define SCM_MPR_MPROT4(x) (((x) & 0x0F) << 12)
17#define SCM_MPR_MPROT5(x) (((x) & 0x0F) << 8)
18#define SCM_MPR_MPROT6(x) (((x) & 0x0F) << 4)
19#define MPROT_MTR 4
20#define MPROT_MTW 2
21#define MPROT_MPL 1
22
23#define SCM_PACRA_PACR0(x) (((x) & 0x0F) << 28)
24#define SCM_PACRA_PACR1(x) (((x) & 0x0F) << 24)
25#define SCM_PACRA_PACR2(x) (((x) & 0x0F) << 20)
26#define SCM_PACRA_PACR5(x) (((x) & 0x0F) << 8)
27
28#define SCM_PACRB_PACR12(x) (((x) & 0x0F) << 12)
29#define SCM_PACRB_PACR13(x) (((x) & 0x0F) << 8)
30
31#define SCM_PACRC_PACR16(x) (((x) & 0x0F) << 28)
32#define SCM_PACRC_PACR17(x) (((x) & 0x0F) << 24)
33#define SCM_PACRC_PACR18(x) (((x) & 0x0F) << 20)
34#define SCM_PACRC_PACR19(x) (((x) & 0x0F) << 16)
35#define SCM_PACRC_PACR21(x) (((x) & 0x0F) << 8)
36#define SCM_PACRC_PACR22(x) (((x) & 0x0F) << 4)
37#define SCM_PACRC_PACR23(x) ((x) & 0x0F)
38
39#define SCM_PACRD_PACR24(x) (((x) & 0x0F) << 28)
40#define SCM_PACRD_PACR25(x) (((x) & 0x0F) << 24)
41#define SCM_PACRD_PACR26(x) (((x) & 0x0F) << 20)
42#define SCM_PACRD_PACR28(x) (((x) & 0x0F) << 12)
43#define SCM_PACRD_PACR29(x) (((x) & 0x0F) << 8)
44#define SCM_PACRD_PACR30(x) (((x) & 0x0F) << 4)
45#define SCM_PACRD_PACR31(x) ((x) & 0x0F)
46
47#define SCM_PACRE_PACR32(x) (((x) & 0x0F) << 28)
48#define SCM_PACRE_PACR33(x) (((x) & 0x0F) << 24)
49#define SCM_PACRE_PACR34(x) (((x) & 0x0F) << 20)
50#define SCM_PACRE_PACR35(x) (((x) & 0x0F) << 16)
51#define SCM_PACRE_PACR36(x) (((x) & 0x0F) << 12)
52#define SCM_PACRE_PACR37(x) (((x) & 0x0F) << 8)
53#define SCM_PACRE_PACR39(x) ((x) & 0x0F)
54
55#define SCM_PACRF_PACR40(x) (((x) & 0x0F) << 28)
56#define SCM_PACRF_PACR41(x) (((x) & 0x0F) << 24)
57#define SCM_PACRF_PACR42(x) (((x) & 0x0F) << 20)
58#define SCM_PACRF_PACR43(x) (((x) & 0x0F) << 16)
59#define SCM_PACRF_PACR44(x) (((x) & 0x0F) << 12)
60#define SCM_PACRF_PACR45(x) (((x) & 0x0F) << 8)
61#define SCM_PACRF_PACR46(x) (((x) & 0x0F) << 4)
62#define SCM_PACRF_PACR47(x) ((x) & 0x0F)
63
64#define SCM_PACRG_PACR48(x) (((x) & 0x0F) << 28)
65#define SCM_PACRG_PACR49(x) (((x) & 0x0F) << 24)
66#define SCM_PACRG_PACR50(x) (((x) & 0x0F) << 20)
67#define SCM_PACRG_PACR51(x) (((x) & 0x0F) << 16)
68
69#define PACR_SP 4
70#define PACR_WP 2
71#define PACR_TP 1
72
73#define SCM_CWCR_RO (0x8000)
74#define SCM_CWCR_CWR_WH (0x0100)
75#define SCM_CWCR_CWE (0x0080)
76#define SCM_CWCR_CWRI_WINDOW (0x0060)
77#define SCM_CWCR_CWRI_RESET (0x0040)
78#define SCM_CWCR_CWRI_INT_RESET (0x0020)
79#define SCM_CWCR_CWRI_INT (0x0000)
80#define SCM_CWCR_CWT(x) (((x) & 0x001F))
81
82#define SCM_ISR_CFEI (0x02)
83#define SCM_ISR_CWIC (0x01)
84
85#define BCR_GBR (0x00000200)
86#define BCR_GBW (0x00000100)
87#define BCR_S7 (0x00000080)
88#define BCR_S6 (0x00000040)
89#define BCR_S4 (0x00000010)
90#define BCR_S1 (0x00000002)
91
92#define SCM_CFIER_ECFEI (0x01)
93
94#define SCM_CFLOC_LOC (0x80)
95
96#define SCM_CFATR_WRITE (0x80)
97#define SCM_CFATR_SZ32 (0x20)
98#define SCM_CFATR_SZ16 (0x10)
99#define SCM_CFATR_SZ08 (0x00)
100#define SCM_CFATR_CACHE (0x08)
101#define SCM_CFATR_MODE (0x02)
102#define SCM_CFATR_TYPE (0x01)
103
104/* *** Interrupt Controller (INTC) *** */
105#define INT0_LO_RSVD0 (0)
106#define INT0_LO_EPORT1 (1)
107#define INT0_LO_EPORT2 (2)
108#define INT0_LO_EPORT3 (3)
109#define INT0_LO_EPORT4 (4)
110#define INT0_LO_EPORT5 (5)
111#define INT0_LO_EPORT6 (6)
112#define INT0_LO_EPORT7 (7)
113#define INT0_LO_EDMA_00 (8)
114#define INT0_LO_EDMA_01 (9)
115#define INT0_LO_EDMA_02 (10)
116#define INT0_LO_EDMA_03 (11)
117#define INT0_LO_EDMA_04 (12)
118#define INT0_LO_EDMA_05 (13)
119#define INT0_LO_EDMA_06 (14)
120#define INT0_LO_EDMA_07 (15)
121#define INT0_LO_EDMA_08 (16)
122#define INT0_LO_EDMA_09 (17)
123#define INT0_LO_EDMA_10 (18)
124#define INT0_LO_EDMA_11 (19)
125#define INT0_LO_EDMA_12 (20)
126#define INT0_LO_EDMA_13 (21)
127#define INT0_LO_EDMA_14 (22)
128#define INT0_LO_EDMA_15 (23)
129#define INT0_LO_EDMA_ERR (24)
130#define INT0_LO_SCM_CWIC (25)
131#define INT0_LO_UART0 (26)
132#define INT0_LO_UART1 (27)
133#define INT0_LO_UART2 (28)
134#define INT0_LO_RSVD1 (29)
135#define INT0_LO_I2C (30)
136#define INT0_LO_DSPI (31)
137#define INT0_HI_DTMR0 (32)
138#define INT0_HI_DTMR1 (33)
139#define INT0_HI_DTMR2 (34)
140#define INT0_HI_DTMR3 (35)
141#define INT0_HI_FEC0_TXF (36)
142#define INT0_HI_FEC0_TXB (37)
143#define INT0_HI_FEC0_UN (38)
144#define INT0_HI_FEC0_RL (39)
145#define INT0_HI_FEC0_RXF (40)
146#define INT0_HI_FEC0_RXB (41)
147#define INT0_HI_FEC0_MII (42)
148#define INT0_HI_FEC0_LC (43)
149#define INT0_HI_FEC0_HBERR (44)
150#define INT0_HI_FEC0_GRA (45)
151#define INT0_HI_FEC0_EBERR (46)
152#define INT0_HI_FEC0_BABT (47)
153#define INT0_HI_FEC0_BABR (48)
154#define INT0_HI_FEC1_TXF (49)
155#define INT0_HI_FEC1_TXB (50)
156#define INT0_HI_FEC1_UN (51)
157#define INT0_HI_FEC1_RL (52)
158#define INT0_HI_FEC1_RXF (53)
159#define INT0_HI_FEC1_RXB (54)
160#define INT0_HI_FEC1_MII (55)
161#define INT0_HI_FEC1_LC (56)
162#define INT0_HI_FEC1_HBERR (57)
163#define INT0_HI_FEC1_GRA (58)
164#define INT0_HI_FEC1_EBERR (59)
165#define INT0_HI_FEC1_BABT (60)
166#define INT0_HI_FEC1_BABR (61)
167#define INT0_HI_SCM_CFEI (62)
168
169/* 0 - 24 reserved */
170#define INT1_LO_EPORT1_FLAG0 (25)
171#define INT1_LO_EPORT1_FLAG1 (26)
172#define INT1_LO_EPORT1_FLAG2 (27)
173#define INT1_LO_EPORT1_FLAG3 (28)
174#define INT1_LO_EPORT1_FLAG4 (29)
175#define INT1_LO_EPORT1_FLAG5 (30)
176#define INT1_LO_EPORT1_FLAG6 (31)
177#define INT1_LO_EPORT1_FLAG7 (32)
178#define INT1_HI_DSPI_EOQF (33)
179#define INT1_HI_DSPI_TFFF (34)
180#define INT1_HI_DSPI_TCF (35)
181#define INT1_HI_DSPI_TFUF (36)
182#define INT1_HI_DSPI_RFDF (37)
183#define INT1_HI_DSPI_RFOF (38)
184#define INT1_HI_DSPI_RFOF_TFUF (39)
185#define INT1_HI_RNG_EI (40)
186#define INT1_HI_PLL_LOCF (41)
187#define INT1_HI_PLL_LOLF (42)
188#define INT1_HI_PIT0 (43)
189#define INT1_HI_PIT1 (44)
190#define INT1_HI_PIT2 (45)
191#define INT1_HI_PIT3 (46)
192#define INT1_HI_USBOTG_STS (47)
193#define INT1_HI_USBHOST_STS (48)
194#define INT1_HI_SSI (49)
195/* 50 - 51 reserved */
196#define INT1_HI_RTC (52)
197#define INT1_HI_CCM_USBSTAT (53)
198#define INT1_HI_CODEC_OR (54)
199#define INT1_HI_CODEC_RF_TE (55)
200#define INT1_HI_CODEC_ROE (56)
201#define INT1_HI_CODEC_TUE (57)
202/* 58 reserved */
203#define INT1_HI_SIM1_DATA (59)
204#define INT1_HI_SIM1_GENERAL (60)
205/* 61 - 62 reserved */
206#define INT1_HI_SDHC (63)
207
208/* *** Reset Controller Module (RCM) *** */
209#define RCM_RCR_SOFTRST (0x80)
210#define RCM_RCR_FRCRSTOUT (0x40)
211
212#define RCM_RSR_SOFT (0x20)
213#define RCM_RSR_LOC (0x10)
214#define RCM_RSR_POR (0x08)
215#define RCM_RSR_EXT (0x04)
216#define RCM_RSR_WDR_CORE (0x02)
217#define RCM_RSR_LOL (0x01)
218
219/* *** Chip Configuration Module (CCM) *** */
220#define CCM_CCR_CSC (0x0020)
221#define CCM_CCR_BOOTPS (0x0010)
222#define CCM_CCR_LOAD (0x0008)
223#define CCM_CCR_OSC_MODE (0x0004)
224#define CCM_CCR_SDR_MODE (0x0002)
225#define CCM_CCR_RESERVED (0x0001)
226
227#define CCM_RCON_SDR_32BIT_UNIFIED (0x0012)
228#define CCM_RCON_DDR_8BIT_SPLIT (0x0010)
229#define CCM_RCON_SDR_16BIT_UNIFIED (0x0002)
230#define CCM_RCON_DDR_16BIT_SPLIT (0x0000)
231
232#define CCM_CIR_PIN(x) (((x) & 0x03FF) << 6)
233#define CCM_CIR_PRN(x) ((x) & 0x003F)
234
235#define CCM_MISCCR_FECM (0x8000)
236#define CCM_MISCCR_CDCSRC (0x4000)
237#define CCM_MISCCR_PLL_LOCK (0x2000)
238#define CCM_MISCCR_LIMP (0x1000)
239#define CCM_MISCCR_BME (0x8000)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600240#define CCM_MISCCR_BMT_UNMASK (0xF8FF)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000241#define CCM_MISCCR_BMT(x) (((x) & 0x0007) << 8)
242#define CCM_MISCCR_BMT_512 (0x0700)
243#define CCM_MISCCR_BMT_1024 (0x0600)
244#define CCM_MISCCR_BMT_2048 (0x0500)
245#define CCM_MISCCR_BMT_4096 (0x0400)
246#define CCM_MISCCR_BMT_8192 (0x0300)
247#define CCM_MISCCR_BMT_16384 (0x0200)
248#define CCM_MISCCR_BMT_32768 (0x0100)
249#define CCM_MISCCR_BMT_65536 (0x0000)
250#define CCM_MISCCR_TIM_DMA (0x0020)
251#define CCM_MISCCR_SSI_SRC (0x0010)
252#define CCM_MISCCR_USBH_OC (0x0008)
253#define CCM_MISCCR_USBO_OC (0x0004)
254#define CCM_MISCCR_USB_PUE (0x0002)
255#define CCM_MISCCR_USB_SRC (0x0001)
256
257#define CCM_CDR_LPDIV(x) (((x) & 0x0F) << 8)
258#define CCM_CDR_SSIDIV(x) ((x) & 0xFF)
259
260#define CCM_UOCSR_DPPD (0x2000)
261#define CCM_UOCSR_DMPD (0x1000)
262#define CCM_UOCSR_DRV_VBUS (0x0800)
263#define CCM_UOCSR_CRG_VBUS (0x0400)
264#define CCM_UOCSR_DCR_VBUS (0x0200)
265#define CCM_UOCSR_DPPU (0x0100)
266#define CCM_UOCSR_AVLD (0x0080)
267#define CCM_UOCSR_BVLD (0x0040)
268#define CCM_UOCSR_VVLD (0x0020)
269#define CCM_UOCSR_SEND (0x0010)
270#define CCM_UOCSR_PWRFLT (0x0008)
271#define CCM_UOCSR_WKUP (0x0004)
272#define CCM_UOCSR_UOMIE (0x0002)
273#define CCM_UOCSR_XPDE (0x0001)
274
275#define CCM_UHCSR_PORTIND(x) (((x) & 0x0003) << 14)
276#define CCM_UHCSR_DRV_VBUS (0x0010)
277#define CCM_UHCSR_PWRFLT (0x0008)
278#define CCM_UHCSR_WKUP (0x0004)
279#define CCM_UHCSR_UHMIE (0x0002)
280#define CCM_UHCSR_XPDE (0x0001)
281
282#define CCM_CODCR_BGREN (0x8000)
283#define CCM_CODCR_REGEN (0x0080)
284
285#define CCM_MISC2_IGNLL (0x0008)
286#define CCM_MISC2_DPS (0x0001)
287
288/* *** General Purpose I/O (GPIO) *** */
289#define GPIO_PDR_FBCTL ((x) & 0x0F)
290#define GPIO_PDR_BE ((x) & 0x0F)
291#define GPIO_PDR_CS32 (((x) & 0x03) << 4)
292#define GPIO_PDR_CS10 (((x) & 0x03) << 4)
293#define GPIO_PDR_DSPI ((x) & 0x7F)
294#define GPIO_PDR_FEC0 ((x) & 0x7F)
295#define GPIO_PDR_FECI2C ((x) & 0x3F)
296#define GPIO_PDR_SIMP1 ((x) & 0x1F)
297#define GPIO_PDR_SIMP0 ((x) & 0x1F)
298#define GPIO_PDR_TIMER ((x) & 0x0F)
299#define GPIO_PDR_UART ((x) & 0x3F)
300#define GPIO_PDR_DEBUG (0x01)
301#define GPIO_PDR_SDHC ((x) & 0x3F)
302#define GPIO_PDR_SSI ((x) & 0x1F)
303
304#define GPIO_PAR_FBCTL_OE (0x80)
305#define GPIO_PAR_FBCTL_TA (0x40)
306#define GPIO_PAR_FBCTL_RWB (0x20)
307#define GPIO_PAR_FBCTL_TS (0x18)
308
309#define GPIO_PAR_BE3 (0x40)
310#define GPIO_PAR_BE2 (0x10)
311#define GPIO_PAR_BE1 (0x04)
312#define GPIO_PAR_BE0 (0x01)
313
314#define GPIO_PAR_CS5 (0x40)
315#define GPIO_PAR_CS4 (0x10)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600316#define GPIO_PAR_CS1_UNMASK (0xF3)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000317#define GPIO_PAR_CS1_CS1 (0x0C)
318#define GPIO_PAR_CS1_SDCS1 (0x08)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600319#define GPIO_PAR_CS0_UNMASK (0xFC)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000320#define GPIO_PAR_CS0_CS0 (0x03)
321#define GPIO_PAR_CS0_CS4 (0x02)
322
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600323#define GPIO_PAR_DSPIH_SIN_UNMASK (0x3F)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000324#define GPIO_PAR_DSPIH_SIN (0xC0)
325#define GPIO_PAR_DSPIH_SIN_U2RXD (0x80)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600326#define GPIO_PAR_DSPIH_SOUT_UNMASK (0xCF)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000327#define GPIO_PAR_DSPIH_SOUT (0x30)
328#define GPIO_PAR_DSPIH_SOUT_U2TXD (0x20)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600329#define GPIO_PAR_DSPIH_SCK_UNMASK (0xF3)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000330#define GPIO_PAR_DSPIH_SCK (0x0C)
331#define GPIO_PAR_DSPIH_SCK_U2CTS (0x08)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600332#define GPIO_PAR_DSPIH_PCS0_UNMASK (0xFC)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000333#define GPIO_PAR_DSPIH_PCS0 (0x03)
334#define GPIO_PAR_DSPIH_PCS0_U2RTS (0x02)
335
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600336#define GPIO_PAR_DSPIL_PCS1_UNMASK (0x3F)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000337#define GPIO_PAR_DSPIL_PCS1 (0xC0)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600338#define GPIO_PAR_DSPIL_PCS2_UNMASK (0xCF)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000339#define GPIO_PAR_DSPIL_PCS2 (0x30)
340#define GPIO_PAR_DSPIL_PCS2_USBH_OC (0x20)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600341#define GPIO_PAR_DSPIL_PCS3_UNMASK (0xF3)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000342#define GPIO_PAR_DSPIL_PCS3 (0x0C)
343#define GPIO_PAR_DSPIL_PCS3_USBH_EN (0x08)
344
345#define GPIO_PAR_FEC1_7W_FEC (0x40)
346#define GPIO_PAR_FEC1_RMII_FEC (0x10)
347#define GPIO_PAR_FEC0_7W_FEC (0x04)
348#define GPIO_PAR_FEC0_RMII_FEC (0x01)
349
350/* GPIO_PAR_FECI2C */
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600351#define GPIO_PAR_FECI2C_RMII0_UNMASK (0x3F)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000352#define GPIO_PAR_FECI2C_MDC0 (0x80)
353#define GPIO_PAR_FECI2C_MDIO0 (0x40)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600354#define GPIO_PAR_FECI2C_RMII1_UNMASK (0xCF)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000355#define GPIO_PAR_FECI2C_MDC1 (0x20)
356#define GPIO_PAR_FECI2C_MDIO1 (0x10)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600357#define GPIO_PAR_FECI2C_SDA_UNMASK (0xF3)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000358#define GPIO_PAR_FECI2C_SDA(x) (((x) & 0x03) << 2)
359#define GPIO_PAR_FECI2C_SDA_SDA (0x0C)
360#define GPIO_PAR_FECI2C_SDA_U2TXD (0x08)
361#define GPIO_PAR_FECI2C_SDA_MDIO1 (0x04)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600362#define GPIO_PAR_FECI2C_SCL_UNMASK (0xFC)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000363#define GPIO_PAR_FECI2C_SCL(x) ((x) & 0x03)
364#define GPIO_PAR_FECI2C_SCL_SCL (0x03)
365#define GPIO_PAR_FECI2C_SCL_U2RXD (0x02)
366#define GPIO_PAR_FECI2C_SCL_MDC1 (0x01)
367
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600368#define GPIO_PAR_IRQ0H_IRQ07_UNMASK (0x3F)
369#define GPIO_PAR_IRQ0H_IRQ06_UNMASK (0xCF)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000370#define GPIO_PAR_IRQ0H_IRQ06_USBCLKIN (0x10)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600371#define GPIO_PAR_IRQ0H_IRQ04_UNMASK (0xFC)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000372#define GPIO_PAR_IRQ0H_IRQ04_DREQ0 (0x02)
373
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600374#define GPIO_PAR_IRQ0L_IRQ01_UNMASK (0xF3)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000375#define GPIO_PAR_IRQ0L_IRQ01_DREQ1 (0x08)
376
377#define GPIO_PAR_IRQ1H_IRQ17_DDATA3 (0x40)
378#define GPIO_PAR_IRQ1H_IRQ16_DDATA2 (0x10)
379#define GPIO_PAR_IRQ1H_IRQ15_DDATA1 (0x04)
380#define GPIO_PAR_IRQ1H_IRQ14_DDATA0 (0x01)
381
382#define GPIO_PAR_IRQ1L_IRQ13_PST3 (0x40)
383#define GPIO_PAR_IRQ1L_IRQ12_PST2 (0x10)
384#define GPIO_PAR_IRQ1L_IRQ11_PST1 (0x04)
385#define GPIO_PAR_IRQ1L_IRQ10_PST0 (0x01)
386
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600387#define GPIO_PAR_SIMP1H_DATA1_UNMASK (0x3F)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000388#define GPIO_PAR_SIMP1H_DATA1_SIMDATA1 (0xC0)
389#define GPIO_PAR_SIMP1H_DATA1_SSITXD (0x80)
390#define GPIO_PAR_SIMP1H_DATA1_U1TXD (0x40)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600391#define GPIO_PAR_SIMP1H_VEN1_UNMASK (0xCF)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000392#define GPIO_PAR_SIMP1H_VEN1_SIMVEN1 (0x30)
393#define GPIO_PAR_SIMP1H_VEN1_SSIRXD (0x20)
394#define GPIO_PAR_SIMP1H_VEN1_U1RXD (0x10)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600395#define GPIO_PAR_SIMP1H_RST1_UNMASK (0xF3)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000396#define GPIO_PAR_SIMP1H_RST1_SIMRST1 (0x0C)
397#define GPIO_PAR_SIMP1H_RST1_SSIFS (0x08)
398#define GPIO_PAR_SIMP1H_RST1_U1RTS (0x04)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600399#define GPIO_PAR_SIMP1H_PD1_UNMASK (0xFC)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000400#define GPIO_PAR_SIMP1H_PD1_SIMPD1 (0x03)
401#define GPIO_PAR_SIMP1H_PD1_SSIBCLK (0x02)
402#define GPIO_PAR_SIMP1H_PD1_U1CTS (0x01)
403
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600404#define GPIO_PAR_SIMP1L_CLK_UNMASK (0x3F)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000405#define GPIO_PAR_SIMP1L_CLK_CLK1 (0xC0)
406#define GPIO_PAR_SIMP1L_CLK_SSIMCLK (0x80)
407
408#define GPIO_PAR_SIMP0_DATA0 (0x10)
409#define GPIO_PAR_SIMP0_VEN0 (0x08)
410#define GPIO_PAR_SIMP0_RST0 (0x04)
411#define GPIO_PAR_SIMP0_PD0 (0x02)
412#define GPIO_PAR_SIMP0_CLK0 (0x01)
413
414#define GPIO_PAR_TIN3(x) (((x) & 0x03) << 6)
415#define GPIO_PAR_TIN2(x) (((x) & 0x03) << 4)
416#define GPIO_PAR_TIN1(x) (((x) & 0x03) << 2)
417#define GPIO_PAR_TIN0(x) ((x) & 0x03)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600418#define GPIO_PAR_TIN3_UNMASK (0x3F)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000419#define GPIO_PAR_TIN3_TIN3 (0xC0)
420#define GPIO_PAR_TIN3_TOUT3 (0x80)
421#define GPIO_PAR_TIN3_IRQ03 (0x40)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600422#define GPIO_PAR_TIN2_UNMASK (0xCF)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000423#define GPIO_PAR_TIN2_TIN2 (0x30)
424#define GPIO_PAR_TIN2_TOUT2 (0x20)
425#define GPIO_PAR_TIN2_IRQ02 (0x10)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600426#define GPIO_PAR_TIN1_UNMASK (0xF3)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000427#define GPIO_PAR_TIN1_TIN1 (0x0C)
428#define GPIO_PAR_TIN1_TOUT1 (0x08)
429#define GPIO_PAR_TIN1_DACK1 (0x04)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600430#define GPIO_PAR_TIN0_UNMASK (0xFC)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000431#define GPIO_PAR_TIN0_TIN0 (0x03)
432#define GPIO_PAR_TIN0_TOUT0 (0x02)
433#define GPIO_PAR_TIN0_CODEC_ALTCLK (0x01)
434
435#define GPIO_PAR_UART_U2TXD (0x80)
436#define GPIO_PAR_UART_U2RXD (0x40)
437#define GPIO_PAR_UART_U0TXD (0x20)
438#define GPIO_PAR_UART_U0RXD (0x10)
439#define GPIO_PAR_UART_RTS0(x) (((x) & 0x03) << 2)
440#define GPIO_PAR_UART_CTS0(x) ((x) & 0x03)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600441#define GPIO_PAR_UART_RTS0_UNMASK (0xF3)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000442#define GPIO_PAR_UART_RTS0_U0RTS (0x0C)
443#define GPIO_PAR_UART_RTS0_USBO_VBOC (0x08)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600444#define GPIO_PAR_UART_CTS0_UNMASK (0xFC)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000445#define GPIO_PAR_UART_CTS0_U0CTS (0x03)
446#define GPIO_PAR_UART_CTS0_USB0_VBEN (0x02)
447#define GPIO_PAR_UART_CTS0_USB_PULLUP (0x01)
448
449#define GPIO_PAR_DEBUG_ALLPST (0x80)
450
451#define GPIO_PAR_SDHC_DATA3 (0x20)
452#define GPIO_PAR_SDHC_DATA2 (0x10)
453#define GPIO_PAR_SDHC_DATA1 (0x08)
454#define GPIO_PAR_SDHC_DATA0 (0x04)
455#define GPIO_PAR_SDHC_CMD (0x02)
456#define GPIO_PAR_SDHC_CLK (0x01)
457
458#define GPIO_PAR_SSIH_RXD(x) (((x) & 0x03) << 6)
459#define GPIO_PAR_SSIH_TXD(x) (((x) & 0x03) << 4)
460#define GPIO_PAR_SSIH_FS(x) (((x) & 0x03) << 2)
461#define GPIO_PAR_SSIH_MCLK(x) ((x) & 0x03)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600462#define GPIO_PAR_SSIH_RXD_UNMASK (0x3F)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000463#define GPIO_PAR_SSIH_RXD_SSIRXD (0xC0)
464#define GPIO_PAR_SSIH_RXD_U1RXD (0x40)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600465#define GPIO_PAR_SSIH_TXD_UNMASK (0xCF)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000466#define GPIO_PAR_SSIH_TXD_SSIRXD (0x30)
467#define GPIO_PAR_SSIH_TXD_U1TXD (0x10)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600468#define GPIO_PAR_SSIH_FS_UNMASK (0xF3)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000469#define GPIO_PAR_SSIH_FS_SSIFS (0x0C)
470#define GPIO_PAR_SSIH_FS_U1RTS (0x04)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600471#define GPIO_PAR_SSIH_MCLK_UNMASK (0xFC)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000472#define GPIO_PAR_SSIH_MCLK_SSIMCLK (0x03)
473#define GPIO_PAR_SSIH_MCLK_SSICLKIN (0x01)
474
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600475#define GPIO_PAR_SSIL_UNMASK (0x3F)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000476#define GPIO_PAR_SSIL_BCLK (0xC0)
477#define GPIO_PAR_SSIL_U1CTS (0x40)
478
479#define GPIO_MSCR_MSCR1(x) (((x) & 0x07) << 5)
480#define GPIO_MSCR_MSCR2(x) (((x) & 0x07) << 5)
481#define GPIO_MSCR_MSCR3(x) (((x) & 0x07) << 5)
482#define GPIO_MSCR_MSCR4(x) (((x) & 0x07) << 5)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600483#define GPIO_MSCR_MSCRn_UNMASK (0x1F)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000484#define GPIO_MSCR_MSCRn_SDR (0xE0)
485#define GPIO_MSCR_MSCRn_25VDDR (0x60)
486#define GPIO_MSCR_MSCRn_18VDDR_FULL (0x20)
487#define GPIO_MSCR_MSCRn_18VDDR_HALF (0x00)
488
489#define GPIO_MSCR_MSCR5(x) (((x) & 0x07) << 2)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600490#define GPIO_MSCR_MSCR5_UNMASK (0xE3)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000491#define GPIO_MSCR_MSCR5_SDR (0x1C)
492#define GPIO_MSCR_MSCR5_25VDDR (0x0C)
493#define GPIO_MSCR_MSCR5_18VDDR_FULL (0x04)
494#define GPIO_MSCR_MSCR5_18VDDR_HALF (0x00)
495
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600496#define GPIO_SRCR_DSPI_UNMASK (0xFC)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000497#define GPIO_SRCR_DSPI(x) ((x) & 0x03)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600498#define GPIO_SRCR_I2C_UNMASK (0xFC)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000499#define GPIO_SRCR_I2C(x) ((x) & 0x03)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600500#define GPIO_SRCR_IRQ_IRQ0_UNMASK (0xF3)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000501#define GPIO_SRCR_IRQ_IRQ0(x) (((x) & 0x03) << 2)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600502#define GPIO_SRCR_IRQ_IRQ1DBG_UNMASK (0xFC)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000503#define GPIO_SRCR_IRQ_IRQ1DBG(x) ((x) & 0x03)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600504#define GPIO_SRCR_SIM_SIMP0_UNMASK (0xF3)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000505#define GPIO_SRCR_SIM_SIMP0(x) (((x) & 0x03) << 2)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600506#define GPIO_SRCR_SIM_SIMP1_UNMASK (0xFC)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000507#define GPIO_SRCR_SIM_SIMP1(x) ((x) & 0x03)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600508#define GPIO_SRCR_TIMER_UNMASK (0xFC)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000509#define GPIO_SRCR_TIMER(x) ((x) & 0x03)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600510#define GPIO_SRCR_UART2_UNMASK (0xF3)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000511#define GPIO_SRCR_UART2(x) (((x) & 0x03) << 2)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600512#define GPIO_SRCR_UART0_UNMASK (0xFC)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000513#define GPIO_SRCR_UART0(x) ((x) & 0x03)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600514#define GPIO_SRCR_SDHC_UNMASK (0xFC)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000515#define GPIO_SRCR_SDHC(x) ((x) & 0x03)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600516#define GPIO_SRCR_SSI_UNMASK (0xFC)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000517#define GPIO_SRCR_SSI(x) ((x) & 0x03)
518
519#define SRCR_HIGHEST (0x03)
520#define SRCR_HIGH (0x02)
521#define SRCR_LOW (0x01)
522#define SRCR_LOWEST (0x00)
523
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600524#define GPIO_DSCR_FEC_RMIICLK_UNMASK (0xCF)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000525#define GPIO_DSCR_FEC_RMIICLK(x) (((x) & 0x03) << 4)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600526#define GPIO_DSCR_FEC_RMII0_UNMASK (0xF3)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000527#define GPIO_DSCR_FEC_RMII0(x) (((x) & 0x03) << 2)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600528#define GPIO_DSCR_FEC_RMII1_UNMASK (0xFC)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000529#define GPIO_DSCR_FEC_RMII1(x) ((x) & 0x03)
530
531#define DSCR_50PF (0x03)
532#define DSCR_30PF (0x02)
533#define DSCR_20PF (0x01)
534#define DSCR_10PF (0x00)
535
536#define GPIO_PCRH_DSPI_PCS0_PULLUP_EN (0x80)
537#define GPIO_PCRH_SIM_VEN1_PULLUP_EN (0x40)
538#define GPIO_PCRH_SIM_VEN1_PULLUP (0x20)
539#define GPIO_PCRH_SIM_DATA1_PULLUP_EN (0x10)
540#define GPIO_PCRH_SIM_DATA1_PULLUP (0x08)
541#define GPIO_PCRH_SSI_PULLUP_EN (0x02)
542#define GPIO_PCRH_SSI_PULLUP (0x01)
543
544#define GPIO_PCRL_SDHC_DATA3_PULLUP_EN (0x80)
545#define GPIO_PCRL_SDHC_DATA3_PULLUP (0x40)
546#define GPIO_PCRL_SDHC_DATA2_PULLUP_EN (0x20)
547#define GPIO_PCRL_SDHC_DATA1_PULLUP_EN (0x10)
548#define GPIO_PCRL_SDHC_DATA0_PULLUP_EN (0x08)
549#define GPIO_PCRL_SDHC_CMD_PULLUP_EN (0x04)
550
551/* *** Phase Locked Loop (PLL) *** */
552#define PLL_PCR_LOC_IRQ (0x00040000)
553#define PLL_PCR_LOC_RE (0x00020000)
554#define PLL_PCR_LOC_EN (0x00010000)
555#define PLL_PCR_LOL_IRQ (0x00004000)
556#define PLL_PCR_LOL_RE (0x00002000)
557#define PLL_PCR_LOL_EN (0x00001000)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600558#define PLL_PCR_REFDIV_UNMASK (0xFFFFF8FF)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000559#define PLL_PCR_REFDIV(x) (((x) & 0x07) << 8)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600560#define PLL_PCR_FBDIV_UNMASK (0xFFFFFFC0)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000561#define PLL_PCR_FBDIV(x) ((x) & 0x3F)
562
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600563#define PLL_PDR_OUTDIV4_UNMASK (0x0FFF)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000564#define PLL_PDR_OUTDIV4(x) (((x) & 0x0000000F) << 12)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600565#define PLL_PDR_OUTDIV3_UNMASK (0xF0FF)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000566#define PLL_PDR_OUTDIV3(x) (((x) & 0x0000000F) << 8)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600567#define PLL_PDR_OUTDIV2_UNMASK (0xFF0F)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000568#define PLL_PDR_OUTDIV2(x) (((x) & 0x0000000F) << 4)
TsiChung Liewbbb8ddc2010-03-09 18:32:16 -0600569#define PLL_PDR_OUTDIV1_UNMASK (0xFFF0)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000570#define PLL_PDR_OUTDIV1(x) ((x) & 0x0000000F)
571#define PLL_PDR_USB(x) PLL_PDR_OUTDIV4(x)
572#define PLL_PDR_SDRAM(x) PLL_PDR_OUTDIV3(x)
573#define PLL_PDR_FB(x) PLL_PDR_OUTDIV2(x)
574#define PLL_PDR_CPU(x) PLL_PDR_OUTDIV1(x)
575
576#define PLL_PSR_LOCF (0x00000200)
577#define PLL_PSR_LOC (0x00000100)
578#define PLL_PSR_LOLF (0x00000040)
579#define PLL_PSR_LOCKS (0x00000020)
580#define PLL_PSR_LOCK (0x00000010)
581#define PLL_PSR_MODE(x) ((x) & 0x07)
582
583/* *** Real Time Clock *** */
584#define RTC_OCEN_OSCBYP (0x00000010)
585#define RTC_OCEN_CLKEN (0x00000008)
586
TsiChung Liew941ddce2009-03-17 11:21:43 +0000587/* SDRAM */
588#define SDRAMC_SDCR_CKE (0x40000000)
589#define SDRAMC_SDCR_REF (0x10000000)
590
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000591#endif /* m5301x_h */