blob: 340abf9305c456335338fee31e85ab3e0b997a9b [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Marek Vasut05204f62015-12-05 21:07:23 +01002/*
3 * Altera SoCFPGA common board code
4 *
5 * Copyright (C) 2015 Marek Vasut <marex@denx.de>
Marek Vasut05204f62015-12-05 21:07:23 +01006 */
7
8#include <common.h>
9#include <errno.h>
Tien Fong Cheea5bfce32017-12-05 15:58:07 +080010#include <fdtdec.h>
Simon Glass97589732020-05-10 11:40:02 -060011#include <init.h>
Marek Vasut05204f62015-12-05 21:07:23 +010012#include <asm/arch/reset_manager.h>
Tien Fong Cheea5bfce32017-12-05 15:58:07 +080013#include <asm/arch/clock_manager.h>
Tien Fong Cheef3f525c2017-12-05 15:58:08 +080014#include <asm/arch/misc.h>
Marek Vasut05204f62015-12-05 21:07:23 +010015#include <asm/io.h>
16
17#include <usb.h>
18#include <usb/dwc2_udc.h>
19
20DECLARE_GLOBAL_DATA_PTR;
21
Marek Vasut72cc9582018-05-29 16:16:46 +020022void s_init(void) {
Ley Foon Tan27f05ac2018-07-12 19:13:34 +080023#ifndef CONFIG_ARM64
Marek Vasut72cc9582018-05-29 16:16:46 +020024 /*
Marek Vasut911a6652018-07-12 15:07:46 +020025 * Preconfigure ACTLR and CPACR, make sure Write Full Line of Zeroes
26 * is disabled in ACTLR.
Marek Vasut72cc9582018-05-29 16:16:46 +020027 * This is optional on CycloneV / ArriaV.
28 * This is mandatory on Arria10, otherwise Linux refuses to boot.
29 */
30 asm volatile(
31 "mcr p15, 0, %0, c1, c0, 1\n"
Marek Vasut911a6652018-07-12 15:07:46 +020032 "mcr p15, 0, %0, c1, c0, 2\n"
Marek Vasut72cc9582018-05-29 16:16:46 +020033 "isb\n"
34 "dsb\n"
35 ::"r"(0x0));
Ley Foon Tan27f05ac2018-07-12 19:13:34 +080036#endif
Marek Vasut72cc9582018-05-29 16:16:46 +020037}
Marek Vasut05204f62015-12-05 21:07:23 +010038
39/*
40 * Miscellaneous platform dependent initialisations
41 */
42int board_init(void)
43{
44 /* Address of boot parameters for ATAG (if ATAG is used) */
45 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
46
47 return 0;
48}
49
Tien Fong Chee3710de72017-12-05 15:58:01 +080050int dram_init_banksize(void)
51{
52 fdtdec_setup_memory_banksize();
53
54 return 0;
55}
56
Marek Vasut05204f62015-12-05 21:07:23 +010057#ifdef CONFIG_USB_GADGET
58struct dwc2_plat_otg_data socfpga_otg_data = {
59 .usb_gusbcfg = 0x1417,
60};
61
62int board_usb_init(int index, enum usb_init_type init)
63{
64 int node[2], count;
65 fdt_addr_t addr;
66
67 count = fdtdec_find_aliases_for_id(gd->fdt_blob, "udc",
68 COMPAT_ALTERA_SOCFPGA_DWC2USB,
69 node, 2);
70 if (count <= 0) /* No controller found. */
71 return 0;
72
73 addr = fdtdec_get_addr(gd->fdt_blob, node[0], "reg");
74 if (addr == FDT_ADDR_T_NONE) {
75 printf("UDC Controller has no 'reg' property!\n");
76 return -EINVAL;
77 }
78
79 /* Patch the address from OF into the controller pdata. */
80 socfpga_otg_data.regs_otg = addr;
81
82 return dwc2_udc_probe(&socfpga_otg_data);
83}
84
85int g_dnl_board_usb_cable_connected(void)
86{
87 return 1;
88}
89#endif