blob: 77ba69c70568c29003ac1b7167c8b564dc7dbf7e [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Marek Vasut2e8edf52013-04-25 10:16:03 +00002/*
Marek Vasut3cb457d2017-04-05 13:31:02 +02003 * Aries M53 module
Marek Vasut2e8edf52013-04-25 10:16:03 +00004 *
5 * Copyright (C) 2012-2013 Marek Vasut <marex@denx.de>
Marek Vasut2e8edf52013-04-25 10:16:03 +00006 */
7
8#include <common.h>
9#include <asm/io.h>
10#include <asm/arch/imx-regs.h>
Marek Vasut2e8edf52013-04-25 10:16:03 +000011#include <asm/arch/sys_proto.h>
12#include <asm/arch/crm_regs.h>
13#include <asm/arch/clock.h>
Benoît Thébaudeau56b978e2013-05-03 10:32:36 +000014#include <asm/arch/iomux-mx53.h>
Stefano Babic33731bc2017-06-29 10:16:06 +020015#include <asm/mach-imx/mx5_video.h>
Masahiro Yamada74726562014-04-23 21:20:43 +090016#include <asm/spl.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090017#include <linux/errno.h>
Marek Vasut2e8edf52013-04-25 10:16:03 +000018#include <netdev.h>
19#include <i2c.h>
20#include <mmc.h>
21#include <spl.h>
22#include <fsl_esdhc.h>
23#include <asm/gpio.h>
Mateusz Kulikowski3add69e2016-03-31 23:12:23 +020024#include <usb/ehci-ci.h>
Marek Vasutfb59a782013-12-02 17:01:42 +010025#include <linux/fb.h>
26#include <ipu_pixfmt.h>
27
28/* Special MXCFB sync flags are here. */
29#include "../drivers/video/mxcfb.h"
Marek Vasut2e8edf52013-04-25 10:16:03 +000030
31DECLARE_GLOBAL_DATA_PTR;
32
Marek Vasut2e8edf52013-04-25 10:16:03 +000033static void setup_iomux_uart(void)
34{
Benoît Thébaudeau56b978e2013-05-03 10:32:36 +000035 static const iomux_v3_cfg_t uart_pads[] = {
36 MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX,
37 MX53_PAD_PATA_DMARQ__UART2_TXD_MUX,
38 };
Marek Vasut2e8edf52013-04-25 10:16:03 +000039
Benoît Thébaudeau56b978e2013-05-03 10:32:36 +000040 imx_iomux_v3_setup_multiple_pads(uart_pads, ARRAY_SIZE(uart_pads));
Marek Vasut2e8edf52013-04-25 10:16:03 +000041}
42
43#ifdef CONFIG_USB_EHCI_MX5
44int board_ehci_hcd_init(int port)
45{
46 if (port == 0) {
47 /* USB OTG PWRON */
Benoît Thébaudeau56b978e2013-05-03 10:32:36 +000048 imx_iomux_v3_setup_pad(NEW_PAD_CTRL(MX53_PAD_GPIO_4__GPIO1_4,
49 PAD_CTL_PKE | PAD_CTL_DSE_HIGH));
50 gpio_direction_output(IMX_GPIO_NR(1, 4), 0);
Marek Vasut2e8edf52013-04-25 10:16:03 +000051
52 /* USB OTG Over Current */
Benoît Thébaudeau56b978e2013-05-03 10:32:36 +000053 imx_iomux_v3_setup_pad(MX53_PAD_GPIO_18__GPIO7_13);
Marek Vasut2e8edf52013-04-25 10:16:03 +000054 } else if (port == 1) {
55 /* USB Host PWRON */
Benoît Thébaudeau56b978e2013-05-03 10:32:36 +000056 imx_iomux_v3_setup_pad(NEW_PAD_CTRL(MX53_PAD_GPIO_2__GPIO1_2,
57 PAD_CTL_PKE | PAD_CTL_DSE_HIGH));
58 gpio_direction_output(IMX_GPIO_NR(1, 2), 0);
Marek Vasut2e8edf52013-04-25 10:16:03 +000059
60 /* USB Host Over Current */
Benoît Thébaudeau56b978e2013-05-03 10:32:36 +000061 imx_iomux_v3_setup_pad(MX53_PAD_GPIO_3__USBOH3_USBH1_OC);
Marek Vasut2e8edf52013-04-25 10:16:03 +000062 }
63
64 return 0;
65}
66#endif
67
68static void setup_iomux_fec(void)
69{
Benoît Thébaudeau56b978e2013-05-03 10:32:36 +000070 static const iomux_v3_cfg_t fec_pads[] = {
71 /* MDIO pads */
72 NEW_PAD_CTRL(MX53_PAD_FEC_MDIO__FEC_MDIO, PAD_CTL_HYS |
73 PAD_CTL_DSE_HIGH | PAD_CTL_PUS_22K_UP | PAD_CTL_ODE),
74 NEW_PAD_CTRL(MX53_PAD_FEC_MDC__FEC_MDC, PAD_CTL_DSE_HIGH),
Marek Vasut2e8edf52013-04-25 10:16:03 +000075
Benoît Thébaudeau56b978e2013-05-03 10:32:36 +000076 /* FEC 0 pads */
77 NEW_PAD_CTRL(MX53_PAD_FEC_CRS_DV__FEC_RX_DV,
78 PAD_CTL_HYS | PAD_CTL_PKE),
79 NEW_PAD_CTRL(MX53_PAD_FEC_REF_CLK__FEC_TX_CLK,
80 PAD_CTL_HYS | PAD_CTL_PKE),
81 NEW_PAD_CTRL(MX53_PAD_FEC_RX_ER__FEC_RX_ER,
82 PAD_CTL_HYS | PAD_CTL_PKE),
83 NEW_PAD_CTRL(MX53_PAD_FEC_TX_EN__FEC_TX_EN, PAD_CTL_DSE_HIGH),
84 NEW_PAD_CTRL(MX53_PAD_FEC_RXD0__FEC_RDATA_0,
85 PAD_CTL_HYS | PAD_CTL_PKE),
86 NEW_PAD_CTRL(MX53_PAD_FEC_RXD1__FEC_RDATA_1,
87 PAD_CTL_HYS | PAD_CTL_PKE),
88 NEW_PAD_CTRL(MX53_PAD_FEC_TXD0__FEC_TDATA_0, PAD_CTL_DSE_HIGH),
89 NEW_PAD_CTRL(MX53_PAD_FEC_TXD1__FEC_TDATA_1, PAD_CTL_DSE_HIGH),
Marek Vasut2e8edf52013-04-25 10:16:03 +000090
Benoît Thébaudeau56b978e2013-05-03 10:32:36 +000091 /* FEC 1 pads */
92 NEW_PAD_CTRL(MX53_PAD_KEY_COL0__FEC_RDATA_3,
93 PAD_CTL_HYS | PAD_CTL_PKE),
94 NEW_PAD_CTRL(MX53_PAD_KEY_ROW0__FEC_TX_ER,
95 PAD_CTL_HYS | PAD_CTL_PKE),
96 NEW_PAD_CTRL(MX53_PAD_KEY_COL1__FEC_RX_CLK,
97 PAD_CTL_HYS | PAD_CTL_PKE),
98 NEW_PAD_CTRL(MX53_PAD_KEY_ROW1__FEC_COL,
99 PAD_CTL_HYS | PAD_CTL_PKE),
100 NEW_PAD_CTRL(MX53_PAD_KEY_COL2__FEC_RDATA_2,
101 PAD_CTL_HYS | PAD_CTL_PKE),
102 NEW_PAD_CTRL(MX53_PAD_KEY_ROW2__FEC_TDATA_2, PAD_CTL_DSE_HIGH),
103 NEW_PAD_CTRL(MX53_PAD_KEY_COL3__FEC_CRS,
104 PAD_CTL_HYS | PAD_CTL_PKE),
105 NEW_PAD_CTRL(MX53_PAD_GPIO_19__FEC_TDATA_3, PAD_CTL_DSE_HIGH),
106 };
Marek Vasut2e8edf52013-04-25 10:16:03 +0000107
Benoît Thébaudeau56b978e2013-05-03 10:32:36 +0000108 imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
Marek Vasut2e8edf52013-04-25 10:16:03 +0000109}
110
111#ifdef CONFIG_FSL_ESDHC
112struct fsl_esdhc_cfg esdhc_cfg = {
113 MMC_SDHC1_BASE_ADDR,
114};
115
116int board_mmc_getcd(struct mmc *mmc)
117{
Benoît Thébaudeau56b978e2013-05-03 10:32:36 +0000118 imx_iomux_v3_setup_pad(MX53_PAD_GPIO_1__GPIO1_1);
Marek Vasut2e8edf52013-04-25 10:16:03 +0000119 gpio_direction_input(IMX_GPIO_NR(1, 1));
120
121 return !gpio_get_value(IMX_GPIO_NR(1, 1));
122}
123
Benoît Thébaudeau56b978e2013-05-03 10:32:36 +0000124#define SD_CMD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_DSE_HIGH | \
125 PAD_CTL_PUS_100K_UP)
126#define SD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | \
127 PAD_CTL_DSE_HIGH)
128
Marek Vasut2e8edf52013-04-25 10:16:03 +0000129int board_mmc_init(bd_t *bis)
130{
Benoît Thébaudeau56b978e2013-05-03 10:32:36 +0000131 static const iomux_v3_cfg_t sd1_pads[] = {
132 NEW_PAD_CTRL(MX53_PAD_SD1_CMD__ESDHC1_CMD, SD_CMD_PAD_CTRL),
133 NEW_PAD_CTRL(MX53_PAD_SD1_CLK__ESDHC1_CLK, SD_PAD_CTRL),
134 NEW_PAD_CTRL(MX53_PAD_SD1_DATA0__ESDHC1_DAT0, SD_PAD_CTRL),
135 NEW_PAD_CTRL(MX53_PAD_SD1_DATA1__ESDHC1_DAT1, SD_PAD_CTRL),
136 NEW_PAD_CTRL(MX53_PAD_SD1_DATA2__ESDHC1_DAT2, SD_PAD_CTRL),
137 NEW_PAD_CTRL(MX53_PAD_SD1_DATA3__ESDHC1_DAT3, SD_PAD_CTRL),
138 MX53_PAD_EIM_DA13__GPIO3_13,
Marek Vasut2e8edf52013-04-25 10:16:03 +0000139
Benoît Thébaudeau56b978e2013-05-03 10:32:36 +0000140 MX53_PAD_EIM_EB3__GPIO2_31, /* SD power */
141 };
Marek Vasut2e8edf52013-04-25 10:16:03 +0000142
Benoît Thébaudeau56b978e2013-05-03 10:32:36 +0000143 esdhc_cfg.sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
144
145 imx_iomux_v3_setup_multiple_pads(sd1_pads, ARRAY_SIZE(sd1_pads));
Marek Vasut2e8edf52013-04-25 10:16:03 +0000146
147 /* GPIO 2_31 is SD power */
Marek Vasut2e8edf52013-04-25 10:16:03 +0000148 gpio_direction_output(IMX_GPIO_NR(2, 31), 0);
149
150 return fsl_esdhc_initialize(bis, &esdhc_cfg);
151}
152#endif
153
Marek Vasutfb59a782013-12-02 17:01:42 +0100154#ifdef CONFIG_VIDEO
155static struct fb_videomode const ampire_wvga = {
156 .name = "Ampire",
157 .refresh = 60,
158 .xres = 800,
159 .yres = 480,
160 .pixclock = 29851, /* picosecond (33.5 MHz) */
161 .left_margin = 89,
162 .right_margin = 164,
163 .upper_margin = 23,
164 .lower_margin = 10,
165 .hsync_len = 10,
166 .vsync_len = 10,
167 .sync = FB_SYNC_CLK_LAT_FALL,
168};
169
170int board_video_skip(void)
171{
172 int ret;
173 ret = ipuv3_fb_init(&ampire_wvga, 1, IPU_PIX_FMT_RGB666);
174 if (ret)
175 printf("Ampire LCD cannot be configured: %d\n", ret);
176 return ret;
177}
178#endif
179
Benoît Thébaudeau56b978e2013-05-03 10:32:36 +0000180#define I2C_PAD_CTRL (PAD_CTL_SRE_FAST | PAD_CTL_DSE_HIGH | \
181 PAD_CTL_PUS_100K_UP | PAD_CTL_ODE)
182
Marek Vasut2e8edf52013-04-25 10:16:03 +0000183static void setup_iomux_i2c(void)
184{
Benoît Thébaudeau56b978e2013-05-03 10:32:36 +0000185 static const iomux_v3_cfg_t i2c_pads[] = {
186 NEW_PAD_CTRL(MX53_PAD_EIM_D16__I2C2_SDA, I2C_PAD_CTRL),
187 NEW_PAD_CTRL(MX53_PAD_EIM_EB2__I2C2_SCL, I2C_PAD_CTRL),
188 };
Marek Vasut2e8edf52013-04-25 10:16:03 +0000189
Benoît Thébaudeau56b978e2013-05-03 10:32:36 +0000190 imx_iomux_v3_setup_multiple_pads(i2c_pads, ARRAY_SIZE(i2c_pads));
Marek Vasut2e8edf52013-04-25 10:16:03 +0000191}
192
Marek Vasutfb59a782013-12-02 17:01:42 +0100193static void setup_iomux_video(void)
194{
195 static const iomux_v3_cfg_t lcd_pads[] = {
196 MX53_PAD_EIM_DA9__IPU_DISP1_DAT_0,
197 MX53_PAD_EIM_DA8__IPU_DISP1_DAT_1,
198 MX53_PAD_EIM_DA7__IPU_DISP1_DAT_2,
199 MX53_PAD_EIM_DA6__IPU_DISP1_DAT_3,
200 MX53_PAD_EIM_DA5__IPU_DISP1_DAT_4,
201 MX53_PAD_EIM_DA4__IPU_DISP1_DAT_5,
202 MX53_PAD_EIM_DA3__IPU_DISP1_DAT_6,
203 MX53_PAD_EIM_DA2__IPU_DISP1_DAT_7,
204 MX53_PAD_EIM_DA1__IPU_DISP1_DAT_8,
205 MX53_PAD_EIM_DA0__IPU_DISP1_DAT_9,
206 MX53_PAD_EIM_EB1__IPU_DISP1_DAT_10,
207 MX53_PAD_EIM_EB0__IPU_DISP1_DAT_11,
208 MX53_PAD_EIM_A17__IPU_DISP1_DAT_12,
209 MX53_PAD_EIM_A18__IPU_DISP1_DAT_13,
210 MX53_PAD_EIM_A19__IPU_DISP1_DAT_14,
211 MX53_PAD_EIM_A20__IPU_DISP1_DAT_15,
212 MX53_PAD_EIM_A21__IPU_DISP1_DAT_16,
213 MX53_PAD_EIM_A22__IPU_DISP1_DAT_17,
214 MX53_PAD_EIM_A23__IPU_DISP1_DAT_18,
215 MX53_PAD_EIM_A24__IPU_DISP1_DAT_19,
216 MX53_PAD_EIM_D31__IPU_DISP1_DAT_20,
217 MX53_PAD_EIM_D30__IPU_DISP1_DAT_21,
218 MX53_PAD_EIM_D26__IPU_DISP1_DAT_22,
219 MX53_PAD_EIM_D27__IPU_DISP1_DAT_23,
220 MX53_PAD_EIM_A16__IPU_DI1_DISP_CLK,
221 MX53_PAD_EIM_DA13__IPU_DI1_D0_CS,
222 MX53_PAD_EIM_DA14__IPU_DI1_D1_CS,
223 MX53_PAD_EIM_DA15__IPU_DI1_PIN1,
224 MX53_PAD_EIM_DA11__IPU_DI1_PIN2,
225 MX53_PAD_EIM_DA12__IPU_DI1_PIN3,
226 MX53_PAD_EIM_A25__IPU_DI1_PIN12,
227 MX53_PAD_EIM_DA10__IPU_DI1_PIN15,
228 };
229
230 imx_iomux_v3_setup_multiple_pads(lcd_pads, ARRAY_SIZE(lcd_pads));
231}
232
Marek Vasut2e8edf52013-04-25 10:16:03 +0000233static void setup_iomux_nand(void)
234{
Benoît Thébaudeau56b978e2013-05-03 10:32:36 +0000235 static const iomux_v3_cfg_t nand_pads[] = {
236 NEW_PAD_CTRL(MX53_PAD_NANDF_WE_B__EMI_NANDF_WE_B,
237 PAD_CTL_DSE_HIGH),
238 NEW_PAD_CTRL(MX53_PAD_NANDF_RE_B__EMI_NANDF_RE_B,
239 PAD_CTL_DSE_HIGH),
240 NEW_PAD_CTRL(MX53_PAD_NANDF_CLE__EMI_NANDF_CLE,
241 PAD_CTL_DSE_HIGH),
242 NEW_PAD_CTRL(MX53_PAD_NANDF_ALE__EMI_NANDF_ALE,
243 PAD_CTL_DSE_HIGH),
244 NEW_PAD_CTRL(MX53_PAD_NANDF_WP_B__EMI_NANDF_WP_B,
245 PAD_CTL_PUS_100K_UP),
246 NEW_PAD_CTRL(MX53_PAD_NANDF_RB0__EMI_NANDF_RB_0,
247 PAD_CTL_PUS_100K_UP),
248 NEW_PAD_CTRL(MX53_PAD_NANDF_CS0__EMI_NANDF_CS_0,
249 PAD_CTL_DSE_HIGH),
250 NEW_PAD_CTRL(MX53_PAD_PATA_DATA0__EMI_NANDF_D_0,
251 PAD_CTL_DSE_HIGH | PAD_CTL_PKE),
252 NEW_PAD_CTRL(MX53_PAD_PATA_DATA1__EMI_NANDF_D_1,
253 PAD_CTL_DSE_HIGH | PAD_CTL_PKE),
254 NEW_PAD_CTRL(MX53_PAD_PATA_DATA2__EMI_NANDF_D_2,
255 PAD_CTL_DSE_HIGH | PAD_CTL_PKE),
256 NEW_PAD_CTRL(MX53_PAD_PATA_DATA3__EMI_NANDF_D_3,
257 PAD_CTL_DSE_HIGH | PAD_CTL_PKE),
258 NEW_PAD_CTRL(MX53_PAD_PATA_DATA4__EMI_NANDF_D_4,
259 PAD_CTL_DSE_HIGH | PAD_CTL_PKE),
260 NEW_PAD_CTRL(MX53_PAD_PATA_DATA5__EMI_NANDF_D_5,
261 PAD_CTL_DSE_HIGH | PAD_CTL_PKE),
262 NEW_PAD_CTRL(MX53_PAD_PATA_DATA6__EMI_NANDF_D_6,
263 PAD_CTL_DSE_HIGH | PAD_CTL_PKE),
264 NEW_PAD_CTRL(MX53_PAD_PATA_DATA7__EMI_NANDF_D_7,
265 PAD_CTL_DSE_HIGH | PAD_CTL_PKE),
266 };
Marek Vasut2e8edf52013-04-25 10:16:03 +0000267
Benoît Thébaudeau56b978e2013-05-03 10:32:36 +0000268 imx_iomux_v3_setup_multiple_pads(nand_pads, ARRAY_SIZE(nand_pads));
Marek Vasut2e8edf52013-04-25 10:16:03 +0000269}
270
271static void m53_set_clock(void)
272{
273 int ret;
274 const uint32_t ref_clk = MXC_HCLK;
275 const uint32_t dramclk = 400;
276 uint32_t cpuclk;
277
Benoît Thébaudeau56b978e2013-05-03 10:32:36 +0000278 imx_iomux_v3_setup_pad(NEW_PAD_CTRL(MX53_PAD_GPIO_10__GPIO4_0,
279 PAD_CTL_DSE_HIGH | PAD_CTL_PKE));
280 gpio_direction_input(IMX_GPIO_NR(4, 0));
Marek Vasut2e8edf52013-04-25 10:16:03 +0000281
282 /* GPIO10 selects modules' CPU speed, 1 = 1200MHz ; 0 = 800MHz */
Benoît Thébaudeau56b978e2013-05-03 10:32:36 +0000283 cpuclk = gpio_get_value(IMX_GPIO_NR(4, 0)) ? 1200 : 800;
Marek Vasut2e8edf52013-04-25 10:16:03 +0000284
285 ret = mxc_set_clock(ref_clk, cpuclk, MXC_ARM_CLK);
286 if (ret)
287 printf("CPU: Switch CPU clock to %dMHz failed\n", cpuclk);
288
289 ret = mxc_set_clock(ref_clk, dramclk, MXC_PERIPH_CLK);
290 if (ret) {
291 printf("CPU: Switch peripheral clock to %dMHz failed\n",
292 dramclk);
293 }
294
295 ret = mxc_set_clock(ref_clk, dramclk, MXC_DDR_CLK);
296 if (ret)
297 printf("CPU: Switch DDR clock to %dMHz failed\n", dramclk);
298}
299
300static void m53_set_nand(void)
301{
302 u32 i;
303
304 /* NAND flash is muxed on ATA pins */
305 setbits_le32(M4IF_BASE_ADDR + 0xc, M4IF_GENP_WEIM_MM_MASK);
306
307 /* Wait for Grant/Ack sequence (see EIM_CSnGCR2:MUX16_BYP_GRANT) */
308 for (i = 0x4; i < 0x94; i += 0x18) {
309 clrbits_le32(WEIM_BASE_ADDR + i,
310 WEIM_GCR2_MUX16_BYP_GRANT_MASK);
311 }
312
313 mxc_set_clock(0, 33, MXC_NFC_CLK);
314 enable_nfc_clk(1);
315}
316
317int board_early_init_f(void)
318{
319 setup_iomux_uart();
320 setup_iomux_fec();
321 setup_iomux_i2c();
322 setup_iomux_nand();
Marek Vasutfb59a782013-12-02 17:01:42 +0100323 setup_iomux_video();
Marek Vasut2e8edf52013-04-25 10:16:03 +0000324
325 m53_set_clock();
326
327 mxc_set_sata_internal_clock();
328
329 /* NAND clock @ 33MHz */
330 m53_set_nand();
331
332 return 0;
333}
334
335int board_init(void)
336{
337 gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
338
339 return 0;
340}
341
342int checkboard(void)
343{
Marek Vasut3cb457d2017-04-05 13:31:02 +0200344 puts("Board: Aries M53EVK\n");
Marek Vasut2e8edf52013-04-25 10:16:03 +0000345
346 return 0;
347}
348
349/*
350 * NAND SPL
351 */
352#ifdef CONFIG_SPL_BUILD
353void spl_board_init(void)
354{
355 setup_iomux_nand();
356 m53_set_clock();
357 m53_set_nand();
358}
359
360u32 spl_boot_device(void)
361{
362 return BOOT_DEVICE_NAND;
363}
364#endif